User's Manual from Emerson Network Power™ **Embedded Computing** 

PmT1 and PmE1: High Speed T1 and E1 Interface Module December 2007



The information in this manual has been checked and is believed to be accurate and reliable. HOWEVER, NO RESPONSIBILITY IS ASSUMED BY EMERSON NETWORK POWER, EMBEDDED COMPUTING FOR ITS USE OR FOR ANY INACCURACIES. Specifications are subject to change without notice. EMERSON DOES NOT ASSUME ANY LIABILITY ARISING OUT OF USE OR OTHER APPLICATION OF ANY PRODUCT, CIRCUIT, OR PROGRAM DESCRIBED HEREIN. This document does not convey any license under Emerson patents or the rights of others.

Emerson. Consider It Solved is a trademark, and Business-Critical Continuity, Emerson Network Power, and the Emerson Network Power logo are trademarks and service marks of Emerson Network Power, Embedded Computing, Inc.

© 2007 Emerson Network Power, Embedded Computing, Inc.

| <b>Revision Level:</b> | Principal Changes:               | Date:         |
|------------------------|----------------------------------|---------------|
| 10002367-00            | Original release                 | March 2001    |
| 10002367-01            | RoHS 5-of6 compliance, ECR000272 | March 2006    |
| 10002367-02            | Artwork rev33                    | December 2007 |

Copyright © 2007 Emerson Network Power, Embedded Computing, Inc. All rights reserved.

# **Regulatory Agency Warnings & Notices**

The Emerson PmT1 and PmE1 meets the requirements set forth by the Federal Communications Commission (FCC) in Title 47 of the Code of Federal Regulations. The following information is provided as required by this agency.

This device complies with part 15 of the FCC Rules. Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation.

#### FCC RULES AND REGULATIONS – PART 15

This equipment has been tested and found to comply with the limits for a Class A digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference when the equipment is operated in a commercial environment. This equipment generates, uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. Operation of this equipment in a residential area is likely to cause harmful interference, in which case the user will be required to correct the interference at his own expense.



Making changes or modifications to the PmT1 and PmE1 hardware without the explicit consent of Emerson Network Power could invalidate the user's authority to operate this equipment.

### **EMC COMPLIANCE**

The electromagnetic compatibility (EMC) tests used a PmT1 and PmE1 model that includes a front panel assembly from Emerson Network Power.



Caution: For applications where the PmT1 and PmE1 is provided without a front panel, or where the front panel has been removed, your system chassis/enclosure must provide the required electromagnetic interference (EMI) shielding to maintain EMC compliance.

### FCC RULES AND REGULATIONS – PART 68

This equipment complies with Part 68 of the FCC rules. There is a label on the PmT1 and PmE1 board that contains the FCC registration number. If requested, this information must be provided to the telephone company.

# Regulatory Agency Warnings & Notices (continued)

This board is designed to be connected to the telephone network or premises wiring using a compatible modular jack which is Part 68 compliant. This board cannot be used on telephone company-provided coin service. Connection to Party Line Service is subject to state tariffs.

If this board causes harm to the telephone network, the telephone company will notify you in advance that temporary discontinuance of service may be required. If advance notice is not practical, the telephone company will notify the customer as soon as possible. Also, you will be advised of your right to file a complaint with the FCC if you believe it is necessary.

The telephone company may make changes in its facilities, equipment, operations, or procedures that could affect the operation of the equipment. If this happens, the telephone company will provide advance notice in order for you to make the necessary modifications in order to maintain uninterrupted service.

It is recommended that the customer install an AC surge arrestor in the AC outlet to which this device is connected. This is to avoid damaging the equipment caused by local lightening strikes and other electrical surges.

The following table lists each applicable Facility Interface Code (FIC) along with the Service Order Code (SOC) and connector jack type for the PmT1 and PmE1.

| Board Name:   | Facility Interface Code (FIC): | FIC<br>Description:                                     | Service Order Code (SOC): | Jack<br>Type: |
|---------------|--------------------------------|---------------------------------------------------------|---------------------------|---------------|
| PmT1 and PmE1 | 04DU9.BN                       | 1.54 Mbps AMI Superframe Format (SF) without line power | 6.0N <sup>a</sup>         | RJ48C         |
|               | 04DU9.DN                       | 1.544 Mbps SF and B8ZF without line power               |                           |               |
|               | 04DU9.1KN                      | 1.544 Mbps AMI ESF without line power                   |                           |               |
|               | 04DU9.1SN                      | 1.544 Mbps AMI ESF and B8ZS without line power          |                           |               |

a. Combinations of equipment provide full protection to digital service. Billing protection and encoded analog protection are provided either by including auxiliary equipment within the registration envelope or by use of a separately registered device.

Note: The following information and instructions must be given to the final assembler/end user.

The mounting of the PmT1 and PmE1 in the final assembly must be made so that the PmT1 and PmE1 is isolated from exposure to hazardous voltages within the assembly. Adequate separation and restraint of cables and cords must be provided.

The circuitry from the PmT1 and PmE1 to the telephone line must be provided in wiring that carries no other circuitry that is specifically allowed in the rules, such as PR and PC leads.

PC board traces carrying tip and ring leads shall have sufficient spacing to avoid surge breakdown.

PmT1 and PmE1 User's Manual 10002367-02

# Regulatory Agency Warnings & Notices (continued)

Information shall be provided as to the power source requirements. See the PmT1 and PmE1 power requirements in the hardware manual.

If the device is enclosed in an assembly, and not readily accessible, a label shall be placed on the exterior of the cabinet listing the registration number of each PmT1 and PmE1 contained therein.

The final assembler shall provide, in the consumer instructions, all applicable Network Connection Information.

### **INDUSTRY CANADA RULES AND REGULATIONS – CS03**

NOTICE: The Industry Canada label identifies certified equipment. This certification means that the equipment meets certain telecommunications network protective, operational, and safety requirements as prescribed in the appropriate Terminal Equipment Technical Requirements document(s). The Department does not guarantee the equipment will operate to the user's satisfaction.

Before installing this equipment, users should ensure that it is permissible to be connected to the facilities of the local telecommunications company. The equipment must also be installed using an acceptable method of connection. The customer should be aware that compliance with the above conditions may not prevent degradation of service in some situations.

Repairs to certified equipment should be coordinated by a representative designated by the supplier. Any repairs or alterations made by the user to this equipment, or equipment malfunctions, may give the telecommunications company cause to request the user to disconnect the equipment.

Users should ensure for their own protection that the electrical ground connections of the power utility, telephone lines, and internal metallic water pipe system, if present, are connected together. This precaution may be particularly important in rural areas.



Caution: Users should not attempt to make such connections themselves, but should contact the appropriate electric inspection authority, or electrician as appropriate.

> The standard connecting arrangement code (telephone jack type) for this equipment is CA48C.

# Regulatory Agency Warnings & Notices (continued)

## **EC Declaration of Conformity**

According to EN 45014:1998

Manufacturer's Name: Emerson Network Power

**Embedded Computing** 

Manufacturer's Address: 8310 Excelsior Drive

Madison, Wisconsin 53717

Declares that the following product, in accordance with the requirements of 2004/108/EEC, EMC Directive and 1999/5/EC, RTTE Directive and their amending directives,

**Product:** PMC Module

Model Name/Number: PmT1 and PmE1/01439143-xx

has been designed and manufactured to the following specifications:

EN55022:1998 Information Technology Equipment, Radio disturbance characteristics, Limits and methods of measurement

EN55024:1998 Information Technology Equipment, Immunity characteristics, Limits and methods of measurement

EN300386 V.1.3.1 Electromagnetic compatibility and radio spectrum matters (ERM); Telecommunication network equipment; EMC requirements

As manufacturer we hereby declare that the product named above has been designed to comply with the relevant sections of the above referenced specifications. This product complies with the essential health and safety requirements of the EMC Directive and RTTE Directive. We have an internal production control system that ensures compliance between the manufactured products and the technical documentation.

Bill Fleury

**Compliance Engineer** 

B. Law

Issue date: December 14, 2007





# Contents

| 1 | Overview                                                                                                                                                                                                   | 5 Serial I/O                                                                                    |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|
|   | Components and Features 1-1 Functional Overview 1-1 Physical Memory Map 1-2 Additional Information 1-4 Product Certification 1-4 RoHS Compliance 1-6 Terminology and Notation 1-6 Technical References 1-6 | The Communications Processor Module5-1 CPM Register Initialization Format . 5-2 RISC Controller |
| 7 | Setup                                                                                                                                                                                                      | Serial Communication Controllers                                                                |
|   | Electrostatic Discharge 2-1                                                                                                                                                                                | (SCC)                                                                                           |
|   | PmT1 and PmE1 Circuit Board 2-1                                                                                                                                                                            | (SMC)                                                                                           |
|   | Connectors2-4                                                                                                                                                                                              | Time Slot Assigner (TSA)                                                                        |
|   | Installation 2-4                                                                                                                                                                                           | UART Baud Rate Selection5-6                                                                     |
|   | PmT1 and PmE1 Setup 2-5                                                                                                                                                                                    | Serial Connector Pin Assignments5-7                                                             |
|   | Power Requirements2-5                                                                                                                                                                                      |                                                                                                 |
|   | Environmental Considerations 2-6 <b>Reset Methods</b>                                                                                                                                                      | C TDM Interfere                                                                                 |
|   | Troubleshooting                                                                                                                                                                                            | 6 TDM Interface                                                                                 |
|   | Technical Support2-7                                                                                                                                                                                       | The T1 or E1 Line Interface6-4                                                                  |
|   | Product Repair 2-8                                                                                                                                                                                         | Configuring the T1 or E1 Interface 6-5 The T1 FDL Interface                                     |
|   | •                                                                                                                                                                                                          | The Management Data Interface (MDI) .6-7                                                        |
|   |                                                                                                                                                                                                            | Front Panel I/O6-8                                                                              |
| 3 | Central Processing Unit                                                                                                                                                                                    | •                                                                                               |
|   | MPC860P Initialization 3-1                                                                                                                                                                                 |                                                                                                 |
|   | MPC860P Exception Handling 3-3                                                                                                                                                                             | 7 PMC/PCI Interface                                                                             |
|   | CPU Interrupts                                                                                                                                                                                             | PCI9060ES Register Map7-1                                                                       |
|   | System Interface Unit (SIU)                                                                                                                                                                                | PCI Configuration Registers 7-1                                                                 |
|   | Decrementer Counter3-5                                                                                                                                                                                     | Local Configuration Registers 7-2                                                               |
|   | Software Reset                                                                                                                                                                                             | Shared Runtime Registers 7-3                                                                    |
|   | MPC860 Parallel Port configuration 3-5                                                                                                                                                                     | <b>PCI9060ES Initialization</b>                                                                 |
|   | Optional BDM Header 3-6                                                                                                                                                                                    | Retries on Local Direct Master                                                                  |
|   |                                                                                                                                                                                                            | Cycles                                                                                          |
| , | On Card Mamany                                                                                                                                                                                             | Retries on Direct Slave Cycles7-6                                                               |
|   | On-Card Memory                                                                                                                                                                                             | Assigning Priorities7-6                                                                         |
| C | onfiguration                                                                                                                                                                                               | Controlling Access Latency 7-7                                                                  |
|   | Socketed Flash 4-1                                                                                                                                                                                         | Avoiding the PCI9060ES Phantom                                                                  |
|   | I2C EEPROM 4-1                                                                                                                                                                                             | Read                                                                                            |
|   | I2C EEPROM Operation                                                                                                                                                                                       | Managing Bandwidth                                                                              |
|   | Emerson Memory Map4-2                                                                                                                                                                                      | Bridge to Bridge Considerations 7-8  PCI Interrupts                                             |
|   | On-card DRAM                                                                                                                                                                                               | PCI Bus Interface                                                                               |
|   | On-card Memory Sizing and Type 4-3 DRAM Timing                                                                                                                                                             | PMC Connector Pin Assignments 7-8                                                               |
|   | DICAIN HIHING4-3                                                                                                                                                                                           | PCI Bus Control Signals 7-10                                                                    |

10002367-02

| Monitor                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | download8-19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power-un/Reset Sequence 8-1                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Binary Download Format 8-19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Start-up Display8-4                                                                                                                                                                                                                                                                                                                                                                                                                                                               | transmode 8-20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Configuring the Download Port 8-20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Command-line Editor8-5                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Hex-Intel Format 8-21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Initializing Memory8-6                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Extended Address Record 8-21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Command Syntax8-6                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Data Record 8-22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Initializing Memory8-7                                                                                                                                                                                                                                                                                                                                                                                                                                                            | End-of-file Record 8-22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Command Syntax8-7                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Motorola S-record Format8-24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Typographic Conventions8-7                                                                                                                                                                                                                                                                                                                                                                                                                                                        | S0-records (User Defined) 8-24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Boot Commands8-7                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | S1-S2-and S3-records                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| bootbus                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | (Data Records)8-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| booteprom8-8                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | S5-records (Data Count Records). 8-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| bootrom8-9                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | S7-S8-and S9-records (Termination and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| bootserial8-9                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Start Address Records)8-26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Help Commands 8-10                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Utilities                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| help8-10                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | configboard8-27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Memory/Register Commands 8-10                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Arithmetic Commands 8-27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| checksummem8-10                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | add8-27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| clearmem8-10                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | div8-27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| cmpmem8-10                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | mul8-28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| copymem8-10                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | rand8-28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| displaymem8-11                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | sub                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| fillmem8-11                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Frence and Screen Messages 8-78                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| findmem                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Errors and Screen Messages 8-28 Monitor Function Reference 8-29                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Monitor Function Reference 8-29                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| findmem8-11                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Monitor Function Reference 8-29 PmT1 and PmE1-Specific Functions 8-30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| findmem                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Monitor Function Reference 8-29                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| findmem       .8-11         findnotmem       .8-11         findstr       .8-11                                                                                                                                                                                                                                                                                                                                                                                                    | Monitor Function Reference 8-29 PmT1 and PmE1-Specific Functions 8-30 ChangeBaud                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| findmem       .8-11         findnotmem       .8-11         findstr       .8-11         readmem       .8-11         setmem       .8-12                                                                                                                                                                                                                                                                                                                                             | Monitor Function Reference 8-29 PmT1 and PmE1-Specific Functions 8-30 ChangeBaud                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| findmem       .8-11         findnotmem       .8-11         findstr       .8-11         readmem       .8-11         setmem       .8-12         swapmem       .8-12                                                                                                                                                                                                                                                                                                                 | Monitor Function Reference 8-29 PmT1 and PmE1-Specific Functions 8-30 ChangeBaud 8-30 EEPROMAcc 8-30 getchar 8-30 InitBoard 8-31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| findmem       .8-11         findnotmem       .8-11         findstr       .8-11         readmem       .8-11         setmem       .8-12                                                                                                                                                                                                                                                                                                                                             | Monitor Function Reference 8-29 PmT1 and PmE1-Specific Functions 8-30 ChangeBaud 8-30 EEPROMAcc 8-30 getchar 8-30 InitBoard 8-31 Misc 8-31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| findmem       .8-11         findnotmem       .8-11         findstr       .8-11         readmem       .8-11         setmem       .8-12         swapmem       .8-12         testmem       .8-12                                                                                                                                                                                                                                                                                     | Monitor Function Reference8-29PmT1 and PmE1-Specific Functions8-30ChangeBaud8-30EEPROMAcc8-30getchar8-30InitBoard8-31Misc8-31NvHkOffset8-32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| findmem       8-11         findnotmem       8-11         findstr.       8-11         readmem       8-11         setmem       8-12         swapmem       8-12         testmem       8-12         um       8-12         writemem       8-12                                                                                                                                                                                                                                         | Monitor Function Reference         8-29           PmT1 and PmE1-Specific Functions         8-30           ChangeBaud         8-30           EEPROMAcc         8-30           getchar         8-30           InitBoard         8-31           Misc         8-31           NvHkOffset         8-32           NvRamAcc         8-32                                                                                                                                                                                                                                                                                                                                                     |
| findmem       8-11         findnotmem       8-11         findstr       8-11         readmem       8-11         setmem       8-12         swapmem       8-12         testmem       8-12         um       8-12         writemem       8-12         writestr       8-13                                                                                                                                                                                                              | Monitor Function Reference         8-29           PmT1 and PmE1-Specific Functions         8-30           ChangeBaud         8-30           EEPROMAcc         8-30           getchar         8-30           InitBoard         8-31           Misc         8-31           NvHkOffset         8-32           NvRamAcc         8-32           SetUnExpIntFunct         8-33                                                                                                                                                                                                                                                                                                             |
| findmem       8-11         findnotmem       8-11         findstr.       8-11         readmem       8-11         setmem       8-12         swapmem       8-12         testmem       8-12         um       8-12         writemem       8-12         writestr       8-13         NVRAM Commands       8-13                                                                                                                                                                           | Monitor Function Reference         8-29           PmT1 and PmE1-Specific Functions         8-30           ChangeBaud         8-30           EEPROMAcc         8-30           getchar         8-30           InitBoard         8-31           Misc         8-31           NvHkOffset         8-32           NvRamAcc         8-32           SetUnExpIntFunct         8-33           MPC860P-Specific Functions         8-33                                                                                                                                                                                                                                                           |
| findmem       8-11         findnotmem       8-11         findstr.       8-11         readmem.       8-11         setmem       8-12         swapmem       8-12         testmem       8-12         um.       8-12         writemem       8-12         writestr.       8-13         NVRAM Commands       8-13         nvdisplay       8-13                                                                                                                                           | Monitor Function Reference         8-29           PmT1 and PmE1-Specific Functions         8-30           ChangeBaud         8-30           EEPROMAcc         8-30           getchar         8-30           InitBoard         8-31           Misc         8-31           NvHkOffset         8-32           NvRamAcc         8-32           SetUnExpIntFunct         8-33           MPC860P-Specific Functions         8-33           Cache         8-33                                                                                                                                                                                                                              |
| findmem       8-11         findnotmem       .8-11         findstr.       .8-11         readmem.       .8-11         setmem.       .8-12         swapmem.       .8-12         testmem.       .8-12         um.       .8-12         writemem.       .8-12         writestr.       .8-13         NVRAM Commands.       .8-13         nvdisplay.       .8-13         nvinit.       .8-14                                                                                              | Monitor Function Reference         8-29           PmT1 and PmE1-Specific Functions         8-30           ChangeBaud         8-30           EEPROMAcc         8-30           getchar         8-30           InitBoard         8-31           Misc         8-31           NvHkOffset         8-32           NvRamAcc         8-32           SetUnExpIntFunct         8-33           MPC860P-Specific Functions         8-33           Cache         8-33           Exceptions         8-33                                                                                                                                                                                            |
| findmem       8-11         findnotmem       .8-11         findstr.       .8-11         readmem.       .8-11         setmem.       .8-12         swapmem.       .8-12         testmem.       .8-12         um.       .8-12         writemem.       .8-12         writestr.       .8-13         NVRAM Commands.       .8-13         nvdisplay.       .8-13         nvinit.       .8-14         nvopen.       .8-14                                                                  | Monitor Function Reference         8-29           PmT1 and PmE1-Specific Functions         8-30           ChangeBaud         8-30           EEPROMAcc         8-30           getchar         8-30           InitBoard         8-31           Misc         8-31           NvHkOffset         8-32           NvRamAcc         8-32           SetUnExpIntFunct         8-33           MPC860P-Specific Functions         8-33           Cache         8-33           Exceptions         8-33           Interrupts         8-35                                                                                                                                                          |
| findmem       8-11         findnotmem       .8-11         findstr.       .8-11         readmem.       .8-11         setmem.       .8-12         swapmem.       .8-12         testmem.       .8-12         um.       .8-12         writemem.       .8-12         writestr.       .8-13         NVRAM Commands.       .8-13         nvdisplay.       .8-13         nvinit.       .8-14         nvopen.       .8-14         nvset.       .8-14                                       | Monitor Function Reference         8-29           PmT1 and PmE1-Specific Functions         8-30           ChangeBaud         8-30           EEPROMAcc         8-30           getchar         8-30           InitBoard         8-31           Misc         8-31           NvHkOffset         8-32           NvRamAcc         8-32           SetUnExpIntFunct         8-33           Cache         8-33           Exceptions         8-33           Interrupts         8-35           Status         8-36                                                                                                                                                                              |
| findmem       8-11         findnotmem       8-11         findstr       8-11         readmem       8-11         setmem       8-12         swapmem       8-12         testmem       8-12         um       8-12         writemem       8-12         writestr       8-13         NVRAM Commands       8-13         nvdisplay       8-13         nvinit       8-14         nvopen       8-14         nvset       8-14         nvupdate       8-15                                      | Monitor Function Reference       8-29         PmT1 and PmE1-Specific Functions       8-30         ChangeBaud       8-30         EEPROMAcc       8-30         getchar       8-30         InitBoard       8-31         Misc       8-31         NvHkOffset       8-32         NvRamAcc       8-32         SetUnExpIntFunct       8-33         MPC860P-Specific Functions       8-33         Exceptions       8-33         Interrupts       8-35         Status       8-36         Standard Monitor Functions       8-36                                                                                                                                                                 |
| findmem       8-11         findnotmem       8-11         findstr       8-11         readmem       8-11         setmem       8-12         swapmem       8-12         testmem       8-12         um       8-12         writemem       8-12         writestr       8-13         NVRAM Commands       8-13         nvdisplay       8-13         nvinit       8-14         nvopen       8-14         nvset       8-14         nvupdate       8-15         Configuring the Default Boot | Monitor Function Reference         8-29           PmT1 and PmE1-Specific Functions         8-30           ChangeBaud         8-30           EEPROMAcc         8-30           getchar         8-30           InitBoard         8-31           Misc         8-31           NvHkOffset         8-32           NvRamAcc         8-32           SetUnExpIntFunct         8-33           MPC860P-Specific Functions         8-33           Exceptions         8-33           Interrupts         8-35           Status         8-36           Standard Monitor Functions         8-36           atoh         8-36                                                                           |
| findmem 8-11 findnotmem 8-11 findstr 8-11 readmem 8-11 setmem 8-12 swapmem 8-12 testmem 8-12 um 8-12 writemem 8-12 writestr 8-13 NVRAM Commands 8-13 nvdisplay 8-13 nvinit 8-14 nvopen 8-14 nvopen 8-14 nvupdate 8-15 Configuring the Default Boot                                                                                                                                                                                                                                | Monitor Function Reference         8-29           PmT1 and PmE1-Specific Functions         8-30           ChangeBaud         8-30           EEPROMAcc         8-30           getchar         8-30           InitBoard         8-31           Misc         8-31           NvHkOffset         8-32           NvRamAcc         8-32           SetUnExpIntFunct         8-33           Cache         8-33           Exceptions         8-33           Interrupts         8-35           Status         8-36           Standard Monitor Functions         8-36           BootUp         8-37                                                                                              |
| findmem       8-11         findnotmem       8-11         findstr       8-11         readmem       8-11         setmem       8-12         swapmem       8-12         testmem       8-12         um       8-12         writemem       8-12         writestr       8-13         NVRAM Commands       8-13         nvdisplay       8-13         nvinit       8-14         nvopen       8-14         nvset       8-14         nvupdate       8-15         Configuring the Default Boot | Monitor Function Reference         8-29           PmT1 and PmE1-Specific Functions         8-30           ChangeBaud         8-30           EEPROMAcc         8-30           getchar         8-30           InitBoard         8-31           Misc         8-31           NvHkOffset         8-32           NvRamAcc         8-32           SetUnExpIntFunct         8-33           Cache         8-33           Exceptions         8-33           Interrupts         8-35           Status         8-36           Standard Monitor Functions         8-36           BootUp         8-37           InitFifo         8-38                                                              |
| findmem 8-11 findnotmem 8-11 findstr 8-11 readmem 8-11 setmem 8-12 swapmem 8-12 testmem 8-12 um 8-12 writemem 8-12 writestr 8-13 NVRAM Commands 8-13 nvdisplay 8-13 nvinit 8-14 nvopen 8-14 nvopen 8-14 nvopen 8-15 Configuring the Default Boot vice 8-15 Power-up Diagnostic/Test Commands 8-17 cachetest 8-18                                                                                                                                                                  | Monitor Function Reference         8-29           PmT1 and PmE1-Specific Functions         8-30           ChangeBaud         8-30           EEPROMAcc         8-30           getchar         8-30           InitBoard         8-31           Misc         8-31           NvHkOffset         8-32           NvRamAcc         8-32           SetUnExpIntFunct         8-33           Cache         8-33           Exceptions         8-33           Interrupts         8-35           Status         8-36           Standard Monitor Functions         8-36           BootUp         8-37           InitFifo         8-38           IsLegal         8-38                               |
| findmem 8-11 findnotmem 8-11 findstr 8-11 readmem 8-11 setmem 8-12 swapmem 8-12 testmem 8-12 um 8-12 writemem 8-12 writestr 8-13 NVRAM Commands 8-13 nvdisplay 8-13 nvinit 8-14 nvopen 8-14 nvopen 8-14 nvopen 8-14 nvupdate 8-15 Configuring the Default Boot                                                                                                                                                                                                                    | Monitor Function Reference         8-29           PmT1 and PmE1-Specific Functions         8-30           ChangeBaud         8-30           EEPROMAcc         8-30           getchar         8-30           InitBoard         8-31           Misc         8-31           NvHkOffset         8-32           NvRamAcc         8-32           SetUnExpIntFunct         8-33           Cache         8-33           Exceptions         8-33           Interrupts         8-35           Status         8-36           Standard Monitor Functions         8-36           BootUp         8-37           InitFifo         8-38           IsLegal         8-38           MemMng         8-39 |
| findmem 8-11 findnotmem 8-11 findstr. 8-11 readmem 8-11 setmem 8-12 swapmem 8-12 testmem 8-12 um 8-12 writemem 8-12 writestr 8-13 NVRAM Commands 8-13 nvdisplay 8-13 nvinit 8-14 nvopen 8-14 nvopen 8-14 nvopen 8-14 nvopen 8-15 Configuring the Default Boot vice 8-15 Power-up Diagnostic/Test Commands 8-17 cachetest 8-18 eepromtest 8-18                                                                                                                                     | Monitor Function Reference         8-29           PmT1 and PmE1-Specific Functions         8-30           ChangeBaud         8-30           EEPROMAcc         8-30           getchar         8-30           InitBoard         8-31           Misc         8-31           NvHkOffset         8-32           NvRamAcc         8-32           SetUnExpIntFunct         8-33           Cache         8-33           Exceptions         8-33           Interrupts         8-35           Status         8-36           Standard Monitor Functions         8-36           BootUp         8-37           InitFifo         8-38           IsLegal         8-38                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Power-up/Reset Sequence 8-1 Start-up Display 8-4 Command-line History 8-5 Command-line Editor 8-5 Initializing Memory 8-6 Command Syntax 8-6 Initializing Memory 8-7 Command Syntax 8-7 Typographic Conventions 8-7 Boot Commands 8-7 bootbus 8-7 bootbus 8-7 booteprom 8-8 bootrom 8-9 bootserial 8-9 Help Commands 8-10 checksummem 8-10 checksummem 8-10 cmpmem 8-10 copymem 8-10 displaymem 8-10                                                                                                                                                                                                                                                                                 |

PmT1 and PmE1 User's Manual 10002367-02

# Contents (continued)

| TestSuite |  |  |  |  |  |  |  |  |  |  | .8  | -44 | 4 |
|-----------|--|--|--|--|--|--|--|--|--|--|-----|-----|---|
| xprintf   |  |  |  |  |  |  |  |  |  |  | .8. | -45 | 5 |

9 Acronyms

# Contents (continued)

PmT1 and PmE1 User's Manual 10002367-02

## **Figures**

| Figure 1-1: | General System Block Diagram                 | 1-2 |
|-------------|----------------------------------------------|-----|
| Figure 1-2: | Physical Memory Map                          | 1-3 |
| Figure 2-1: | PmT1 and PmE1 Front Panel                    | 2-1 |
| Figure 2-2: | Component Map, Top (rev. 33)                 | 2-2 |
| Figure 2-3: | Component Map, Bottom (rev. 33)              | 2-3 |
| Figure 2-4: | PmT1 and PmE1 Installation                   | 2-5 |
| Figure 2-5: | Serial Number and Product ID on Bottom Side  | 2-8 |
| Figure 3-1: | Processor BDM Header                         | 3-7 |
| Figure 6-1: | TDM and FDL Connectivity Diagram             | 6-3 |
| Figure 6-2: | MDI Interface Protocol                       | 6-7 |
| Figure 6-3: | Front Panel I/O Connectors, P1 and P2        | 6-8 |
| Figure 6-4: | Front Panel I/O Cable Assembly (C308A009-05) | 6-9 |
| Figure 7-1: | PMC Interface Connectors (P11, P12, P14)     | 7-9 |
| Figure 8-1: | Monitor Start-up Display                     | 8-4 |

(blank page)

10002367-02

# **Tables**

| Table 1-1: | Address Summary                                       | . 1-4 |
|------------|-------------------------------------------------------|-------|
| Table 1-2: | MTBF Hours                                            | . 1-4 |
| Table 1-3: | Regulatory Agency Compliance – T1                     | . 1-5 |
| Table 1-4: | Regulatory Agency Compliance – E1                     | . 1-5 |
| Table 1-5: | Technical References                                  | . 1-6 |
| Table 2-1: | Circuit Board Dimensions                              | . 2-1 |
| Table 2-2: | Power Requirements                                    | . 2-6 |
| Table 2-3: | Environmental Requirements                            | . 2-6 |
| Table 3-1: | MPC860P Features                                      | . 3-1 |
| Table 3-2: | MPC860P Special Purpose Register Initialization       | . 3-2 |
| Table 3-3: | MPC860P Internal Register Initialization              | . 3-2 |
| Table 3-4: | MPC860P Exceptions                                    | . 3-3 |
| Table 3-5: | MPC860P SIU Register Block Map                        | . 3-4 |
| Table 3-6: | MPC860P Ports A and C                                 | . 3-6 |
| Table 3-7: | Processor BDM Pin Assignments                         | . 3-7 |
| Table 4-1: | I2C EEPROM Registers                                  | . 4-1 |
| Table 4-2: | I2C EEPROM Memory Map                                 | . 4-2 |
| Table 4-3: | RAM Acess Time                                        | . 4-3 |
| Table 5-1: | MPC860P CPM Register Block Map                        | . 5-1 |
| Table 5-2: | CPM Initialization Values                             | . 5-2 |
| Table 5-3: | RISC Controller Processing Priority                   | . 5-2 |
| Table 5-4: | Asynchronous Baud Rates (16X oversample)              | . 5-6 |
| Table 5-5: | Synchronous Baud Rates                                | . 5-7 |
| Table 5-6: | P14, P0, P2 Pin Assignments                           | . 5-7 |
| Table 6-1: | TDM to T1E1 Port Connections for TDMB (P1)            | . 6-1 |
| Table 6-2: | T1E1 Signals from Transceiver, P1                     |       |
| Table 6-3: | TDM to T1E1 Port Connections for TDMA (P2)            | . 6-2 |
| Table 6-4: | T1E1 Signals from Transceiver, P2                     | . 6-2 |
| Table 6-5: | FDL QUICC Port Assignments                            | . 6-6 |
| Table 6-6: | MDI Port Connections                                  | . 6-7 |
| Table 6-7: | MDI Bit Field Format                                  | . 6-8 |
| Table 6-8: | Compu-Shield to RJ45 Pin Assignments                  | . 6-9 |
| Table 7-1: | PCI Configuration Registers                           |       |
| Table 7-2: | Local Configuration Registers                         | . 7-2 |
| Table 7-3: | Shared Runtime Registers                              | . 7-3 |
| Table 7-4: | PCI9060ES PCI Configuration Register Initialization   | . 7-4 |
| Table 7-5: | PCI9060ES Local Configuration Register Initialization | . 7-5 |
| Table 7-6: | PCI9060ES Shared Runtime Register Initialization      | . 7-6 |
| Table 7-7: | PCI9060ES Bus Priority Control.                       | . 7-7 |
| Table 7-8: | PCI-to-Local Slave Access Timing                      | . 7-8 |

| Table 7-9: | Connector P11 and P12 Pin Assignments     | 7-9  |
|------------|-------------------------------------------|------|
| Table 8-1: | NVRAM Configuration Groups                | 8-2  |
| Table 8-2: | Device Download Format                    | 8-9  |
| Table 8-3: | NVRAM Power-up Diagnostic PASS/FAIL Flags | 8-17 |
| Table 8-4: | PLX Mailbox 0 Sequence and Fail Mask Bits | 8-17 |
| Table 8-5: | Error and Screen Messages                 | 8-28 |
| Table 8-6: | Assigned Exception Vectors                | 8-34 |
| Table 8-7: | IsLegal Function Types                    | 8-39 |
| Table 8-8: | NVOp Command                              | 8-41 |
| Table 8-9  | NVOP Error Codes                          | 8-47 |

PmT1 and PmE1 User's Manual 10002367-02

# Registers

| Register 4-1: | Board Configuration 0 (BCR), 0x010   | 7 |
|---------------|--------------------------------------|---|
| register i i. | bodia configuration o (beit), oxo fo | _ |

(blank page)

PmT1 and PmE1 User's Manual 10002367-02

The PmT1 and PmE1 is a single width PMC module designed to provide high-speed T1 and E1 interfaces for PMC-compatible baseboards. The design is based on the Freescale™ MPC860P PowerQUICC™ microprocessor and the PLX Technology PCI9060ES bus interface controller. The PmT1 has two standard landed T1 channels, and the PmE1 has two standard landed E1 channels. An optional EIA-422 port is available.

### **COMPONENTS AND FEATURES**

The following is a brief summary of the PmT1 and PmE1 hardware components and features:

- **CPU:** The CPU for the PmT1 and PmE1 is the Freescale MPC860P PowerQUICC 32-bit microprocessor chip running at 80MHz. See Chapter 3 for processor features.
- RAM: The PmT1 and PmE1 module is populated with 16 megabytes of 32-bit wide DRAM.
- Flash: The PmT1 and PmE1 module has a 32-pin PLCC flash socket with a 512-kilobyte flash capacity.
- Serial I/O: The PmT1 and PmE1 module has two EIA-232 I/O ports implemented with two serial management controllers (SMCs). If the second E1 channel is not required, the PmE1 can be factory configured to additionally provide a single EIA-422 serial port.
  - T1E1: The PmT1 is factory configured to support the T1 channel using the Dallas Semiconductor DS2151Q controller. The PmE1 is factory configured to support the E1 channel using the Dallas Semiconductor DS2153Q controller.
  - PCI Bus: The PLX Technology PCI9060ES controls the Peripheral Component Interconnect (PCI) bus. The PmT1 and PmE1 modules appear as peripheral cards to PCI.

### **FUNCTIONAL OVERVIEW**

The following block diagram provides a functional overview for the PmT1 and PmE1:

PmT1 or PmE1 CPU Channel 1 MPC860P System Interface Unit (SIU) PmT1 or PmE1 Memory Controller Channel 2 or EIA422 Port Internal External Bus Interface Bus Interface Unit Unit 32-Bit Bus Power PC System Functions Processor Core Real-Time Clock PMC Connectors P14 PCMCIA-ATA Interface EIA232 Console and Download Serial Ports Communcations Processor Module (CPM) A32/D32 EEPROM 2 kilobytes Ā20/Б8 PMC Connectors P11, P12 DRAM Flash/ROM PCI Controller Socket 512 kilobytes 16 megabytes PCI90x0 Serial EEPROM 128 bytes

Figure 1-1: General System Block Diagram

### **PHYSICAL MEMORY MAP**

The physical memory map of the PmT1 and PmE1 is depicted in Fig. 1-2. Information on particular portions of the memory map can be found in later sections of this manual. See Table 1-1 for a list of these references.

## **Overview:** Physical Memory Map

Figure 1-2: Physical Memory Map



Table 1-1: Address Summary

| Physical Address (hex): | Access<br>Mode: | Description:                    | See<br>Page: |
|-------------------------|-----------------|---------------------------------|--------------|
| FFF0,0000               | R               | Flash/ROM Socket                | 4-1          |
| FF00,0000               | R/W             | CPU registers                   | 3-2          |
| C101,0000               | -               | reserved                        | -            |
| C100,0000               | R/W             | PMC/PCI Interface registers     | 7-2          |
| C000,0200               | -               | reserved                        | -            |
| C000,0180               | R               | Board Configuration register    | 4-3          |
| C000,0080               | -               | reserved                        | -            |
| C000,000C               | R               | Conventional Interrupt register | 3-4          |
| C000,0000               | R               | Interrupt Vector register       | 3-4          |
| 8000,0000               | -               | reserved                        | -            |
| 6000,0000               | R/W             | PCI I/O Space                   | 7-2          |
| 4000,000                | R/W             | PCI Memory Space                | 7-2          |
| C101,0000               | -               | reserved                        | -            |
| 0000,0000               | R/W             | DRAM                            | 4-2          |

### **ADDITIONAL INFORMATION**

This section lists the PmT1 and PmE1 hardware's regulatory certifications and briefly discusses the terminology and notation conventions used in this manual. It also lists general technical references.

Mean time between failures (MTBF) is listed in the following table:

Table 1-2: MTBF Hours

| Product | <b>Calculation Method:</b> | Hours:    |
|---------|----------------------------|-----------|
| PmT1    | Bellcore Issue 5           | 344,234   |
| PmE1    | Telecordia Issue 1         | 1,333,573 |

### **Product Certification**

The PmT1 and PmE1 hardware has been tested to comply with various safety, immunity, and emissions requirements as specified by the Federal Communications Commission (FCC), Underwriters Laboratories (UL), and others. The following table summarizes this compliance:

Table 1-3: Regulatory Agency Compliance – T1

| Type:   | Specification:                                                                                                                                       |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Safety  | UL60950-1, CSA C22.2 No. 60950-1-03, 1st Edition — Safety of Information Technology Equipment, including Electrical Business Equipment (BI-National) |
|         | Global IEC — CB Scheme Report IEC 60950, all country deviations                                                                                      |
| Telecom | FCC Part 68 — Title 47, Code of Federal Regulations, Radio Frequency Devices                                                                         |
|         | IC CS03 — Radiated and Conducted Emissions, Canada                                                                                                   |
| EMC     | FCC Part 15, Class A — Title 47, Code of Federal Regulations, Radio Frequency Devices                                                                |
|         | ICES 003, Class A — Radiated and Conducted Emissions, Canada                                                                                         |

Table 1-4: Regulatory Agency Compliance – E1

| Type:   | Specification:                                                                                                                                                                     |  |  |  |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Safety  | IEC60950/EN60950 — Safety of Information Technology Equipment (Western Europe)                                                                                                     |  |  |  |
| Telecom | CTR012 — Business Telecommunications; Open Network Provision technical requirements; 2048 kbits/s digital unstructured leased line attachment requirements for terminal equipment. |  |  |  |
|         | CTR013 — Business Telecommunications Open Network Provision technical requirement, 2048 kbits/s structured, leased line attachment requirements for terminal equipment.            |  |  |  |
| EMC     | EN55022 — Information Technology Equipment, Radio Disturbance<br>Characteristics, Limits and Methods of Measurement                                                                |  |  |  |
|         | EN55024 — Information Technology Equipment, Immunity Characteristics, Limits and Methods of Measurement                                                                            |  |  |  |
|         | ETSI EN300386 — Electromagnetic Compatibility and Radio Spectrum Matters (ERM), Telecommunication Network Equipment, Electromagnetic Compatibility (EMC) Requirements              |  |  |  |

Emerson maintains test reports that provide specific information regarding the methods and equipment used in compliance testing. Unshielded external I/O cables, loose screws, or a poorly grounded chassis may adversely affect the PmT1 and PmE1 hardware's ability to comply with any of the stated specifications.

The UL web site at ul.com has a list of Emerson's UL certifications. To find the list, search in the online certifications directory using Emerson's UL file number, E190079. There is a list for products distributed in the United States, as well as a list for products shipped to Canada. To find the PmT1 and PmE1, search in the list for 01439143-xx, where xx changes with each revision of the printed circuit board.

### **RoHS Compliance**

The PmT1 and PmE1 are compliant with the European Union's RoHS (Restriction of Use of Hazardous Substances) directive created to limit harm to the environment and human health by restricting the use of harmful substances in electrical and electronic equipment. Effective July 1, 2006, RoHS restricts the use of six substances: cadmium (Cd), mercury (Hg), hexavalent chromium (Cr (VI)), polybrominated biphenyls (PBBs), polybrominated diphenyl ethers (PBDEs) and lead (Pb). Configurations that are 5-of-6 are built with tin-lead solder per the lead-in-solder RoHS exemption.

To obtain a certificate of conformity (CoC) for the PmT1 and PmE1 modules, send an e-mail to sales@artesyncp.com or call 1-800-356-9602. Have the part number(s) (e.g., C000####-##) for your configuration(s) available when contacting Emerson.

### **Terminology and Notation**

Active low signals: An active low signal is indicated with an asterisk \* after the signal name.

Byte, word: Throughout this manual byte refers to 8 bits, word refers to 16 bits, and long word refers to

32 bits, *double long word* refers to 64 bits.

PLD: This manual uses the acronym, PLD, as a generic term for programmable logic device (also

known as FPGA, CPLD, EPLD, etc.).

Radix 2 and 16: Hexadecimal numbers end with a subscript 16. Binary numbers are shown with a

subscript 2.

### **Technical References**

Further information on basic operation and programming of the PmT1 and PmE1 components can be found in the following documents:

Table 1-5: Technical References

| Device / Interface: | Document: <sup>1</sup>                                                                                                         |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------|
| Controller, T1/E1   | DS2153Q, E1 Single Chip Transceiver Data Sheet<br>(Dallas Semiconductor, REV: 01106)                                           |
|                     | DS2151Q, T1 Single Chip Transceiver Data Sheet<br>(Dallas Semiconductor, REV: 011706)                                          |
|                     | Application Note 342; DS2151, DS2153 Initialization and Programming (Dallas Semiconductor, 102899)<br>http://www.maxim-ic.com/ |
| CPU                 | MPC860P PowerQUICC™ Technical Summary<br>(Freescale Semiconductor, 07/2004 Rev. 3)<br>http://www.freescale.com/                |

| Device / Interface: | Document: 1 (continued)                                                                                                                                                          |  |  |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| EEPROM              | CAT93C86 (Die Rev. C) 16-Bit Microwire Serial EEPROM<br>(Catalyst   Semiconductor, Inc, Doc. No. 1091, Rev. O, 10/13/06)<br>http://www.catsemi.com/                              |  |  |
| PCI                 | PCI Local Bus Specification (PCI Special Interest Group, Revision 2.1 1995) http://www.pcisig.com/                                                                               |  |  |
|                     | PCI9060ES PCI Bus Master Interface Chip for Adapters and Embedded Systems—data sheet (Mountain View, CA: PLX Technology, Inc., December1995 VERSION 1.2) http://www.plxtech.com/ |  |  |
| PMC                 | Draft Standard for a Common Mezzanine Card Family: CMC P1386/Draft 2.0<br>April 4, 1995<br>(IEEE:New York, NY)                                                                   |  |  |
|                     | Draft Standard Physical and Environmental Layers for PCI Mezzanine Cards: PMC P1386.1/Draft 2.0 April 4, 1995 (IEEE: New York, NY) http://www.ieee.org/                          |  |  |
| Serial Interface    | EIA Subcommittee TR-30.2 on Interface, EIA Standard RS-232-D<br>(Electronic Industries Association, August 1969)<br>http://www.eia.org/                                          |  |  |

<sup>1.</sup> Frequently, the most current information regarding addenda/errata for specific documents may be found on the corresponding web site.

This chapter describes the physical layout of the boards, the setup process, and how to check for proper operation once the boards have been installed. This chapter also includes troubleshooting, service, and warranty information.

### **ELECTROSTATIC DISCHARGE**

Before you begin the setup process, please remember that electrostatic discharge (ESD) can easily damage the components on the PmT1 and PmE1 hardware. Electronic devices, especially those with programmable parts, are susceptible to ESD, which can result in operational failure. Unless you ground yourself properly, static charges can accumulate in your body and cause ESD damage when you touch the board.



Caution: Use proper static protection and handle the PmT1 and PmE1 board only when absolutely necessary. Always wear a wriststrap to ground your body before touching a board. Keep your body grounded while handling the board. Hold the board by its edges—do not touch any components or circuits. When the board is not in an enclosure, store it in a staticshielding bag.

> To ground yourself, wear a grounding wriststrap. Simply placing the board on top of a staticshielding bag does not provide any protection—place it on a grounded dissipative mat. Do not place the board on metal or other conductive surfaces.

### PMT1 AND PME1 CIRCUIT BOARD

The PmT1 and PmE1 circuit board is a PMC module assembly. It uses an eight-layer printed circuit board with the following dimensions:

Table 2-1: Circuit Board Dimensions

| Width:              | Depth:              | Height:           |
|---------------------|---------------------|-------------------|
| 5.86 in. (148.8 mm) | 2.913 in. (74.0 mm) | .39 in. (10.0 mm) |

The following figures show the front panel and component maps for the PmT1 and PmE1 circuit board.

Figure 2-1: PmT1 and PmE1 Front Panel



P2 P1 F7 F5 F1 F8 F9 F13 F2 F3 F4 F15 U1 F6 F11 U2 C1 | C2 C5 S2 C4 C6 C3 U4 U3 Y1 T1/E1 T1/E1 Y2 7U101 C12C13 C14 RN1 Y4 Y6 U7 C18[C17[C15] R9 C16 U6 U11 U10 C19 U1Z C24R111R10C22 G C23 G G U16 MPC860 U13 PCI90x0 X5 R12 U17 FRN2 U18 <sup>1</sup> C25 Y5 Y7 C26 C27 U20 U21 P11 U19 )100 | C28 C30 C10 2 U22 C29 P12 P14

Figure 2-2: Component Map, Top (rev. 33)

# **Setup:** PmT1 and PmE1 Circuit Board

R19 R18 CR2/CR6 CR5 CR1/CR4 CR3 CR8 CR7 U25 U24 U23 U30 U29 U28 U26 U27 C39 C38 C36 C35 C34 R40 R39 C46 U31 U32 R64 C58 C21 CR10 C56 C55 Р3 R65 C65 C66 C67 R69 R68 10001234-AA

Figure 2-3: Component Map, Bottom (rev. 33)

## Setup: Installation

### **Connectors**

The PmT1 and PmE1 circuit board has various connectors (see the figures beginning on page 2-2), summarized as follows:

- P1/P2: These connectors are installed for the PmT1 front panel I/O configurations. See Chapter 6 for pin assignments.
  - P3: This is the optional 10-pin BDM JTAG header for viewing processor functions. See Table 3-7 for pin assignments.
- P11/P12: These provide a 32-bit PCI interface between the module and the PMC baseboard. Pin assignments are shown in Chapter 7.
  - P14: This is the I/O connector for the EIA-422 and EIA-232 serial ports. See Chapter 5 for pin assignments.

#### INSTALLATION

The PmT1 and PmE1 module may be installed in either expansion site on the baseboard. To attach the module to your baseboard, follow these steps:

- 1 Remove the loosely installed screws from the standoffs on the PmT1 and PmE1 module.
- 2 Line up the P11, P12, and P14 connectors and the 5V keying hole with the PMC connectors and the keying pin on the baseboard. Press the module into place, making sure that the connectors are firmly mated and the module front panel is fully seated in the baseboard front panel.
- 3 From the back of the baseboard, insert and tighten the two screws in the standoffs closest to the PMC connectors.

## **Setup:** PmT1 and PmE1 Setup

Figure 2-4: PmT1 and PmE1 Installation



4 Insert and tighten the two remaining screws.

### PMT1 AND PME1 SETUP

You need the following items to set up and check the operation of the Emerson PmT1 and PmE1:

- ☐ Five-volt compatible PMC baseboard
- Chassis and power supply
- ☐ Serial interface cable for EIA-232 port, Emerson part #C0006322-xx0
- ☐ Two Compu-shield to RJ45 cable assemblies (Emerson part number C308A009-xx) for front panel I/O configurations
- Computer terminal

Save the antistatic bag and box for future shipping or storage.

Caution: Do not install the board in a rack or remove the board from a rack while power is applied, at risk of damage to the board.

### **Power Requirements**

The Emerson PmT1 and PmE1 circuit board typically requires 6.7 watts maximum.

## **Setup:** Reset Methods

Table 2-2: Power Requirements

| Volts: | Range (volts): | Maximum Current:             |
|--------|----------------|------------------------------|
| +5     | +/- 5%         | 1.16 A, typical <sup>1</sup> |

<sup>1.</sup> Running on-card memory test.

The exact power requirements for the PmT1 and PmE1 circuit board depend upon the specific configuration of the board, including the CPU frequency and amount of memory installed on the board. Please contact Emerson Technical Support at 1-800-327-1251 if you have specific questions regarding the board's power requirements.

### **Environmental Considerations**

As with any printed circuit board, be sure that air flow to the board is adequate. Chassis constraints and other factors greatly affect the air flow rate. The environmental requirements are listed in Table 2-3.

Table 2-3: Environmental Requirements

| Environment:          | Range:                                    | Relative Humidity:                     |
|-----------------------|-------------------------------------------|----------------------------------------|
| Operating Temperature | 0° to +55° Centigrade, ambient (at board) | Not to exceed 95% (non-<br>condensing) |
| Storage Temperature   | -40° to 70° Centigrade                    | Not to exceed 95% (non-condensing)     |
| Air Flow              | 50 linear feet/minute                     | n/a                                    |

### **RESET METHODS**

The entire board is reset on power-up. A baseboard PCI reset causes a PORESET\* of the PmT1 and PmE1. The PCI9060ES may be programmed to initiate a software controlled hard reset from the PCI bus.

To do a hard reset of the PmT1 and PmE1 from the local bus, clear and then set bit 16 in the PCI9060ES register at local address C100,00EC $_{16}$ .

To do a hard reset of the PmT1 and PmE1 from the PCI bus, the same bit must be cleared and then set in software. However, the PCI bus is little endian so this bit appears as bit 8 from the (big-endian) point of view of the MPC860P. This means that bit 8 of the register at offset 6C<sub>16</sub> from the PCI base address must be cleared and then set. After this reset, the module must be reconfigured on PCI by the baseboard.

#### TROUBLESHOOTING

In case of difficulty, use this checklist:

## **Setup:** Troubleshooting

☐ Be sure the PmT1 and PmE1 circuit board is seated firmly in the baseboard and that the baseboard is fully plugged in the chassis. ☐ Be sure the system is not overheating. ☐ Check the cables and connectors to be certain they are secure. ☐ If you are using the PmT1 and PmE1 monitor, run the power-up diagnostics and check the results. "Power-up Diagnostic/Test Commands", Section describes the power-up diagnostics. Check your power supply for proper DC voltages. If possible, use an oscilloscope to look for excessive power supply ripple or noise (over 50 mV<sub>pp</sub> below 10 MHz). Check that your terminal is connected to serial port A (SMC1). ☐ The PmT1 and PmE1 monitor uses values stored in on-card NVRAM (I<sup>2</sup>C EEPROM) to configure and set the baud rates for its console port. The lack of a prompt might be caused by incorrect terminal settings, and incorrect configuration of the NVRAM, or a malfunctioning NVRAM. Try holding down the H character during a reset to abort autoboot using NVRAM parameters. If the prompt comes up, the NVRAM console parameters are probably configured incorrectly. Enter the command **nvopen**, then the command nvdisplay, to check the console configuration. For more information about the way NVRAM is used to configure the console port baud rates, refer to Chapter 8.

### **Technical Support**

If you need help resolving a problem with your PmT1 and PmE1, visit http://www.emersonembeddedcomputing.com/contact/postsalessupport.html on the Internet or send e-mail to support@artesyncp.com. If you do not have internet access, call Emerson for further assistance:

```
(800) 327-1251 or (608) 826-8006 (US) 44-131-475-7070 (UK)
```

Have the following information available when contacting support:

- PmT1 and PmE1 serial number and product identification (see Fig. 2-5)
- monitor version (see Fig. 8-1 start-up display)
- the baseboard serial number and product identification
- version and part number of the operating system (if applicable) This information is labeled on the master media supplied by Emerson or another vendor.
- whether your board has been customized for options such as a higher processor speed or additional memory

## **Setup:** Troubleshooting

• license agreements (if applicable)

Figure 2-5: Serial Number and Product ID on Bottom Side



### **Product Repair**

If you plan to return the board to Emerson Network Power for service, visit http://www.emersonembeddedcomputing.com/contact/productrepair.html on the internet or send e-mail to serviceinfo@artesyncp.com to obtain a Return Merchandise Authorization (RMA) number. We will ask you to list which items you are returning and the board serial number, plus your purchase order number and billing information if your PmT1 and PmE1 hardware is out of warranty. Contact our Test and Repair Services Department for any warranty questions. If you return the board, be sure to enclose it in an antistatic bag, such as the one in which it was originally shipped. Send it prepaid to:

Emerson Network Power, Embedded Computing Test and Repair Services Department 8310 Excelsior Drive Madison, WI 53717

| RMA# |  |
|------|--|
|      |  |
|      |  |

Please put the RMA number on the outside of the package so we can handle your problem efficiently. Our service department cannot accept material received without an RMA number.

The PmT1 and PmE1 module uses the Freescale MPC860P PowerQUICC™ microprocessor installed as its CPU. The MPC860P combines an embedded PowerPC™ core with features of the QUICC MC68360 communications processor module (CPM). This chapter is an overview of the processor logic on the PmT1 and PmE1. It includes information on the CPU, exception handling, and processor reset.

Table 3-1: MPC860P Features

| Feature:                       | Description:                                                                                                     |
|--------------------------------|------------------------------------------------------------------------------------------------------------------|
| Instruction Set                | 32-bit                                                                                                           |
| System Clock Rate              | 80 MhZ                                                                                                           |
| Data Bus                       | 32-bit                                                                                                           |
| Address Bus                    | 32-bit                                                                                                           |
| Cache                          | 16K instruction, 8K data                                                                                         |
| MMU                            | 32-entry instruction and data Translation Look-aside Buffer (TLB)                                                |
| Dual-port RAM                  | 8K                                                                                                               |
| ATM                            | 10/100 base-T Ethernet, QMC microcode for multichannel HDLC support                                              |
| Serial Channel                 | four SCCs, two SMCs, one SPI and on I <sup>2</sup> C interface                                                   |
| System Interface<br>Unit (SIU) | Memory controller, internal and external bus interface units, real-time clock, PCMIA-ATA interface, and JTAG TAP |
| DMA channels                   | 16 virtual SDMA and 2 IDMA                                                                                       |
| Dynamic bus sizing             | 8-, 16-, or 32-bits                                                                                              |
| Voltages                       | 3.3V operation with 5V TTL compatibility                                                                         |

Beyond the usual CPU functions, the MPC860P provides:

- A DRAM controller is contained in the system interface unit (SIU). The memory controller is described in the "On-card DRAM", Section .
- Four high-speed SCC serial ports are supported by the CPM. The serial interface is described in Chapter 5

### MPC860P INITIALIZATION

Some of the MPC860P registers must be initialized with Emerson-specific values. The values in the following tables assume a PmT1 and PmE1 configuration of 9600 baud, 40-MHz and CPU speed.

The relevant special purpose registers on the MPC860P are accessed with the Move to Special Registers (mtspr) and the Move from Special Registers (mfspr) instructions.

# Central Processing Unit: MPC860P Initialization

Table 3-2: MPC860P Special Purpose Register Initialization

| Decimal Address: | Register: | Required<br>Hex Format: | Notes:                                                                              |
|------------------|-----------|-------------------------|-------------------------------------------------------------------------------------|
| 148              | ICR       | 0000,0000               | Interrupt cause                                                                     |
| 149              | DER       | 0000,0000               | Debug enable                                                                        |
| 158              | ICTRL     | 0000,0000               | Instruction support control                                                         |
| 638              | IMMR      | FF00,0000               | Internal memory map sets up the base address of the MPC860P internal register block |
| _                | MSR       | 1002                    | Machine State register (control)                                                    |

The internal registers of the MPC860P are mapped to a contiguous 16-kilobyte block of memory space on a 64-kilobyte boundary. The special purpose register IMMR specifies the base address of this block. The following table is for the four megabyte PmT1 and PmE1, some values may change for different configurations.

Table 3-3: MPC860P Internal Register Initialization

| Physical                  |           | Required    |                             |  |
|---------------------------|-----------|-------------|-----------------------------|--|
| Address (hex):            | Register: | Hex Format: | Description:                |  |
| General SIU               |           |             |                             |  |
| FF00,0000                 | SIUMCR    | 7062,3900   | SIU module configuration    |  |
| FF00,0004                 | SYPCR     | FFFF,FF08   | System protection control   |  |
| MEMC                      |           |             |                             |  |
| FF00,0100                 | BR0       | FFF0,0501   | Base register bank 0        |  |
| FF00,0104                 | OR0       | FFF8,09F4   | Option register bank 0      |  |
| FF00,0108                 | BR1       | 0000,0081   | Base register bank 1        |  |
| FF00,010C                 | OR1       | FFC0,0000   | Option register bank 1      |  |
| FF00,0110                 | BR2       | 0040,0081   | Base register bank 2        |  |
| FF00,0114                 | OR2       | 0000,0000   | Option register bank 2      |  |
| FF00,0118                 | BR3       | C100,0001   | Base register bank 3        |  |
| FF00,011C                 | OR3       | FFFF,8128   | Option register bank 3      |  |
| FF00,0120                 | BR4       | _           | Base register bank 4        |  |
| FF00,0124                 | OR4       | C000,0128   | Option register bank 4      |  |
| FF00,0130                 | BR6       | C000,0401   | Base register bank 6        |  |
| FF00,0134                 | OR6       | FF80,0120   | Option register bank 6      |  |
| FF00,0170                 | MAMR      | 4E82,1113   | Machine A mode              |  |
| System Integration Timers |           |             |                             |  |
| FF00,0200                 | TBSCR     | 00C2        | Timebase status and control |  |
| FF00,0240                 | PISCR     | 0082        | PIT status and control      |  |
| Clocks and Reset          |           |             |                             |  |
| FF00,0280                 | SCCR      | 0200,0000   | System clock control        |  |
| Input/Output Por          |           |             |                             |  |

# Central Processing Unit: MPC860P Exception Handling

| Physical<br>Address (hex): | Register: | Required<br>Hex Format: | Description: (continued)       |
|----------------------------|-----------|-------------------------|--------------------------------|
| FF00,0950                  | PADIR     | 000A                    | Port A data direction register |
| FF00,0952                  | PAPAR     | 0000                    | Port A pin assignment register |
| FF00,0954                  | PADDR     | 0000                    | Port A open drain register     |
| BRGs                       |           |                         |                                |
| FF00,09F0                  | BRGC1     | 10144                   | BRG1 configuration register    |
| FF00,09F4                  | BRGC2     | 10144                   | BRG2 configuration register    |
| SMCs                       |           |                         |                                |
| FF00,0A82                  | SMCMR1    | 4823                    | SMC1 mode register             |
| FF00,0A92                  | SMCMR2    | 4823                    | SMC2 mode register             |
| PIP                        |           | 1                       |                                |
| FF00,0AB8                  | PBDIR     | 0030                    | Port B data direction register |
| FF00,0ABC                  | PBPAR     | 00C0                    | Port B pin assignment register |
| FF00,0AC2                  | PBODR     | 0010                    | Port B open drain register     |
| SI                         |           |                         |                                |
| FF00,0AE0                  | SIMODE    | 1000,0000               | SI mode register               |
| FF00,0AEC                  | SICR      | 0000,0000               | SI clock route                 |

### MPC860P EXCEPTION HANDLING

Each type of CPU exception transfers control to a different address in the vector table. The vector table normally occupies the first 8-kilobytes of RAM (with a base address of  $0000,0000_{16}$ ) or flash (with a base address of FFF0,0000<sub>16</sub>). An unassigned vector position may be used to point to an error routine or for code or data storage. Table 3-4 lists the exceptions recognized by the MPC860P in the order of their priority

Table 3-4: MPC860P Exceptions

| Exception:             | Vector Address<br>Hex Offset: | Notes:           |
|------------------------|-------------------------------|------------------|
| Development port NMI   | 01F00                         | Highest priority |
| NMI reset              | 00100                         |                  |
| Trace                  | 00D00                         |                  |
| Instruction TLB miss   | 01100                         |                  |
| Instruction TLB error  | 01300                         |                  |
| Machine check          | 00200                         |                  |
| Instruction breakpoint | 01D00                         |                  |
| Software emulation     | 01000                         |                  |
| Alignment              | 00600                         |                  |
| System call            | 00C00                         |                  |
| Data TLB miss          | 01200                         |                  |

# Central Processing Unit: System Interface Unit (SIU)

| Exception:            | Vector Address<br>Hex Offset: | Notes: (continued) |
|-----------------------|-------------------------------|--------------------|
| Data TLB error        | 01400                         |                    |
| Data breakpoint       | 01C00                         |                    |
| Peripheral breakpoint | 01E00                         |                    |
| External interrupt    | 00500                         |                    |
| Decrementer           | Decrementer                   | Lowest priority    |

### **CPU Interrupts**

The logic on the PmT1 and PmE1 module receive external interrupts LSERR\* and LINTo\* from the PCI9060ES chip. These interrupts are combined on IRQ7\*, which is the only external interrupt input used on the MPC860P.

The Conventional Interrupt register and the Interrupt Vector register are available to monitor the status of the external interrupts. These registers are byte wide and read-only. Attempts to read these registers with data sizes greater than a byte does not result in a bus error.

The Conventional Interrupt register at  $C000,000C_{16}$  indicates which PCI9060ES interrupts are active. If bit 5 is one, LSERR\* is active. If bit 4 is one, LINTo\* is active. All other bits in this register read as zero.

Bits (4:2) of the Interrupt Vector register (at  $C000,0000_{16}$ ) store the vector of the highest priority external interrupt that is pending. The vector for LSERR\* is  $100_2$ ; the vector for LINTo\* is  $011_2$ . The vector  $000_2$  indicates that no interrupt is pending.

Internal interrupt sources including the hardware bus monitor, the software watchdog timer, the periodic interrupt timer (PIT), the real-time clock, and the CPM may each be assigned to a particular interrupt level in software. Interrupt levels may be programmed for logic low or negative edge assertion.

### **SYSTEM INTERFACE UNIT (SIU)**

The SIU provides the MPC860P with system configuration and monitoring features. In particular, two system timers are described in the following subsections. The memory controller is also part of the SIU but is described in the "On-card DRAM", Section .

Table 3-5: MPC860P SIU Register Block Map

| Physical Hex<br>Address: | Acronym: | Register Block Name:          |
|--------------------------|----------|-------------------------------|
| FF00,0000                | SIU      | General System Interface Unit |
| FF00,0080                | _        | reserved                      |
| FF00,0100                | MEMC     | Memory controller             |

# Central Processing Unit: Software Reset

| Physical Hex<br>Address: | Acronym: | Register Block Name: (continued) |
|--------------------------|----------|----------------------------------|
| FF00,0200                | _        | System integration timers        |
| FF00,0280                | _        | Clocks and reset                 |
| FF00,0300                | _        | System integration timers keys   |
| FF00,0380                | _        | Clocks and reset keys            |

#### **Timebase Counter**

This 64-bit counter provides a timebase reference for software. The counter generates a maskable interrupt when it reaches the value programmed into one of four reference registers. On the PmT1 and PmE1, the timebase clock source is the system clock divided by 16.

#### **Decrementer Counter**

This 32-bit counter provides a decrementer interrupt. It is clocked by the same source as the timebase counter (system clock divided by 16).

#### **SOFTWARE RESET**

The MPC860P may be reset in software via the PCI9060ES PCI interface chip. Writing a one to bit 30 at local address C100,00EC holds the local bus logic in the PCI9060ES reset and LRESETO\* asserted. The contents of the PCI configuration registers and Shared Runtime registers are not reset. The PCI adapter software reset can only be cleared from the PCI bus.

To do a hard reset of the PmT1 and PmE1 from the local bus, clear and then set bit 16 in the PCI9060ES register at local address C100,00EC<sub>16</sub>.

To do a hard reset of the PmT1 and PmE1 from the PCI9060ES device, the same bit must be cleared and then set in software. However, the PCI is little endian so this bit appears as bit 8 from the (big-endian) point of view of the MPC860P. This means that bit 8 of the register at offset  $6C_{16}$  from the PCI base address must be cleared and then set. After this reset, the module must be reconfigured on PCI by the baseboard.

#### MPC860 PARALLEL PORT CONFIGURATION

The following values set up the MPC860 parallel ports to receive RCLK from the incoming T1/E1 stream, route the clock to the respective Baud Rate Generator (TDMA: BRGO2, TDMB: BRGO4), then output the clock from the Baud Rate Generator as TCLK.

| padir | 0x44F0 |
|-------|--------|
| papr  | 0xEFFF |
| pcdir | 0x0002 |
| pcpar | 0x0F00 |

# Central Processing Unit: Optional BDM Header

Table 3-6 lists the implementation of the MPC860 Port A and C signals used on the PmT1 and PmE1 module.

Table 3-6: MPC860P Ports A and C

| MPC860 Pin: | MPC860 Signal: | Use:                            |  |
|-------------|----------------|---------------------------------|--|
| PA15        | RXD1           | Facility Data Link (FDL A)      |  |
| PA14        | TXD1           | FDL(A)                          |  |
| PA13        | RXD2           | FDL(B)                          |  |
| PA12        | TXD2           | FDL(B)                          |  |
| PA11        | L1TXDB         | TDMB                            |  |
| PA10        | L1RXDB         | TDMB                            |  |
| PA9         | L1TXDA         | TDMA                            |  |
| PA8         | L1RXDA         | TDMA                            |  |
| PA7         | CLK1/L1RCLKA   | TDMA                            |  |
| PA6         | CLK2           | TDMA                            |  |
| PA5         | BRGO2          | TDMA                            |  |
| PA4         | CLK4           | FDL                             |  |
| PA3         | reserved       | -                               |  |
| PA2         | CLK6/L1RCLKB   | TDMB                            |  |
| PA1         | BRGO4          | TDMB                            |  |
| PA0         | CLK8/L1TCLKB   | TDMB                            |  |
| PC15        | -              | Management Data Interface (MDI) |  |
| PC14        | -              | MDI                             |  |
| PC13        | -              | MDI                             |  |
| PC12        | reserved       | -                               |  |
| PC11        | reserved       | -                               |  |
| PC10        | reserved       | -                               |  |
| PC9         | reserved       | -                               |  |
| PC8         | reserved       | -                               |  |
| PC7         | L1TSYNCB       | TDMB                            |  |
| PC6         | L1RSYNCB       | TDMB                            |  |
| PC5         | L1TSYNCA       | TDMA                            |  |
| PC4         | L1RSYNCA       | TDMA                            |  |
| PC3         | reserved       | -                               |  |

#### **OPTIONAL BDM HEADER**

An optional 10-pin header (P3) is available for examining processor functions. The recommended mating connector is AMP part number 746288-1. The standard pin assignment is shown in Table 3-7.

# Central Processing Unit: Optional BDM Header

Figure 3-1: Processor BDM Header



Table 3-7: Processor BDM Pin Assignments

| Pin     | Signal  |                                                                                                                                                      |
|---------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number: | Name:   | Description:                                                                                                                                         |
| 1       | VFLSO   | Visible History Buffer Flushes Status 0 output line reports how many instructions were flushed from the history buffer in the MPC860P internal core. |
| 2       | SRESET* | Software Reset input signal may initiate a warm reset.                                                                                               |
| 3       | GND1    | Ground 1                                                                                                                                             |
| 4       | TCK     | Test Clock input scan data is latched at the rising edge of this signal (1K ohm pull-up to +5 volts, input to board, JTAG bit clock).                |
| 5       | GND2    | Ground 2                                                                                                                                             |
| 6       | VFLS1   | Visible History Buffer Flushes Status 1 output line reports how many instructions were flushed from the history buffer in the MPC860P internal core. |
| 7       | HRESET* | Hardware Reset input signal is used at power-up to reset the processor.                                                                              |
| 8       | TDI     | Test Data Input signal acts as the input port for scan instructions and data (1K ohm pull-up to +5 volts, input to board, JTAG data in).             |
| 9       | 3_3V    | +3.3 Voltage                                                                                                                                         |
| 10      | TDO     | Test Data Output signal acts as the output port for scan (JTAG) instructions and data.                                                               |

# Central Processing Unit: Optional BDM Header

# **On-Card Memory Configuration**

The PmT1 and PmE1 module provides one 32-pin flash socket, an EEPROM, and one RAM configuration. Off-card memory may be accessed via the PMC/PCI interface.

#### **SOCKETED FLASH**

The PmT1 and PmE1 modules have a 32-pin PLCC socket for a byte-wide read-only flash. Up to 512-kilobytes of flash may be installed. The socketed flash occupies physical address space FFF0,0000-FFFF,FFFF<sub>16</sub>.

Note: To avoid damage, please use the proper tool to remove the PLCC device.

The MPC860P controls the access time for flash. The default power-up timing allows flash with speeds of 200-nanoseconds or faster. We strongly suggest that you use the default timing because of the inherent risks of optimizing timing for a specific configuration, and because of the fact that flash may be cached.

1

Caution: The monitor resides within this socketed device (ROM address: 0x0 - 0x30000) and should not be overwritten.

## I<sup>2</sup>C EEPROM

Another memory device on the PmT1 and PmE1 is a 16-kilobit serial EEPROM. It is internally organized as 1Kx16 and is accessed through the I<sup>2</sup>C interface pins on the MPC860P. The EEPROM supports a sixteen-byte page write mode and a self-timed write cycle. It provides a minimum endurance of 100,000 cycles and a minimum data retention of 100 years.

The I<sup>2</sup>C interface consists of the Serial Clock (SCL) and the Serial Data (SDA) lines, which are controlled by bits in the PBDIR and PBDAT registers, and accessible with longword read/write.

Table 4-1: I2C EEPROM Registers

| Hex Address: | Register Name:              | Bit: | Access: | Description:                                                                   |
|--------------|-----------------------------|------|---------|--------------------------------------------------------------------------------|
| FF00,0AB8    | Port B Direction<br>(PBDIR) | 27   | R/W     | Set SDA as an input or an output.  0= Input 1= Output                          |
| FF00,0AC4    | Port B Data<br>(PBDAT)      | 26   | R/W     | I <sup>2</sup> C EEPROM Clock Line (SCL) 0= Drives SCL low 1= Drives SCL high  |
| FF00,0AC4    | PBDAT                       | 27   | W       | I <sup>2</sup> C EEPROM Line Driver (SDA) 0= Drives SDA low 1= Drives SDA high |
| FF00,0AC4    | PBDAT                       | 27   | R       | I <sup>2</sup> C EEPROM Data on D0 (SDA)                                       |

# On-Card Memory Configuration: On-card DRAM

## I<sup>2</sup>C EEPROM Operation

The I<sup>2</sup>C EEPROM supports a bidirectional bus-oriented protocol. The protocol defines any device that sends data onto the bus as a transmitter and the receiving device as the receiver. The device controlling the transfer is the CPU, and the I<sup>2</sup>C EEPROM being controlled is the slave. The CPU always initiates data transfers and provides the clock for both transmit and receive operations.

Initialization software for the I<sup>2</sup>C EEPROM should issue a start condition immediately followed by a stop condition to reset EEPROM to a known state, since the chip maintains its state even between power-ups.

## **Emerson Memory Map**

The following memory map convention has been established by Emerson for data storage within the  $I^2C$  EEPROM. This map allows various operating systems to store their boot parameters without affecting each other.

#### Table 4-2: I<sup>2</sup>C EEPROM Memory Map

| Hex Byte Offset: | Description:                      |
|------------------|-----------------------------------|
| 400–7FF          | User nonvolatile data storage     |
| 300–3FF          | Reserved for the operating system |
| 000-2FF          | Reserved for the monitor          |

#### **ON-CARD DRAM**

The PmT1 and PmE1 support 16-megabyte DRAM configuration four bytes wide, for data storage. On-card RAM occupies physical addresses starting at 0000,0000<sub>16</sub>.

Note:

All accesses to on-card DRAM must be aligned to natural boundaries. For example, byte accesses must be aligned to byte boundaries, word accesses to word boundaries, and long-word accesses to long-word boundaries.

The DRAM is controlled by the MPC860P DRAM controller. The controller may be programmed for most memory sizes and speeds, block sizes from 32-kilobytes to 4-gigabytes, and write protection.

In addition to the basic DRAM control functions the MPC860P chip provides several additional DRAM-related functions. Performance enhancing features include: programmable delay insertion for controlling RAS recovery time, RAS low time, CAS setup before RAS time, row address hold time, CAS recovery time, CAS pulse width, CAS access time, and address access time.

# On-Card Memory Configuration: On-card DRAM

## **On-card Memory Sizing and Type**

The Board Configuration register ( $C000,0180_{16}$ ) is a byte-wide, read-only register that contains configuration information about the MPC860P and DRAM. Bit (5) is no parity. The configuration registry values are factory set.

Register 4-1: Board Configuration 0 (BCR), 0x010

| 7   | 6 | 5 | 4 | 3    | 2   | 1    | 0   |
|-----|---|---|---|------|-----|------|-----|
| LBS |   | 1 | 0 | MEMS | NOB | MEMS | NOB |

LBS: Local Bus Speed

00 Reserved

33.33 MHz with 66.66 MHz processor40.00 MHz with 40.00 MHz processor

11 40.00 MHz with 80.00 MHz processor

Bit 4: On-card memory type valued

0 Fast page mode (FPM)

1 Synchronous DRAM (not available)

MEMS/NOB: Memory Size/Number of Banks

0000-0111 Reserved

1000 16/one bank of 16M x 32

## **DRAM Timing**

One of the primary functions of the MPC860P is to allow flexible control of all important DRAM timing parameters. The correct DRAM timing for any reasonable combination of board speed and DRAM speed is handled by the user-programmable machine (UPM). The timing parameters are stored in the UPM's internal RAM. Reference Chapter 16 in the MPC860 PowerQUICCTM User's Manual (Freescale 07/2004, Revision 3) for more details about the UPM. Table 4-3 describes the wait states for the PmT1 and PmE1 module.

Table 4-3: RAM Acess Time

| Cycle:        | <b>Total Clocks:</b> | Wait States:         |  |
|---------------|----------------------|----------------------|--|
| Reads         | 4 <sup>1</sup>       | 3 <sup>1</sup>       |  |
|               | 4 <sup>2</sup>       | $3^2$                |  |
| Writes        | 3 <sup>1</sup>       | 2 <sup>1</sup>       |  |
|               | 3 <sup>2</sup>       | $2^2$                |  |
| Burst Read (4 | 8 <sup>1</sup>       | 3-1-2-1 <sup>1</sup> |  |
| accesses)     | 7 <sup>2</sup>       | 3-1-1-1 <sup>2</sup> |  |

# On-Card Memory Configuration: On-card DRAM

| Cycle:         | Total Clocks:  | Wait States: (continued) |
|----------------|----------------|--------------------------|
| Burst Write (4 | 7 <sup>1</sup> | 2-1-1-1 <sup>1</sup>     |
| accesses)      | 5 <sup>2</sup> | 2-1-1-1 <sup>2</sup>     |

- 1. At 40 MHz local bus speed.
- 2. At 33 MHz local bus speed.

For non-burst cycles, the number in the "Total Clocks" column of Table 4-3 is the total number of CPU clock cycles required to complete the transfer, and the number in the "Wait States" column is the number of wait states per cycle.

For burst cycles, the number in the "Total Clocks" column of Table 4-3 is the total number of CPU clocks for the first access of the four long-word burst, plus the number of clocks for the second, third, and fourth cycles. The number in the "Wait States" column is the number of wait states for each of the four accesses.

The PmT1 and PmE1 module has six TTL serial ports that are supplied by the MPC860P PowerQUICC $^{TM}$ . The MPC860P supports the serial ports with the following features:

- Communications Processor Module (CPM), which includes a RISC controller, 224 buffer descriptors, continuous mode transmission and reception on all serial channels, dualport RAM, fourteen serial DMA (SDMA) channels, and NMSI mode (each serial channel can have its own pins)
- Four serial communication controllers (SCCs)
- Two serial management controllers (SMCs) for the console and download serial ports
- Four baud rate generators that are independent (i.e., can be connected to any SCC or SMC), allow changes during operation, and have autobaud support
- Protocols in firmware for asynchronous/synchronous UARTs, HDLC, and SS7

For detailed descriptions of the MPC860P features and examples of how to implement them, refer to the MPC860 PowerQUICC<sup>TM</sup> User's Manual.

#### THE COMMUNICATIONS PROCESSOR MODULE

The physical base address of the MPC860P is FF00,0000<sub>16</sub>. The following table shows the register block map for the CPM portion of the MPC860P. Please refer to the MPC860 Power-QUICC<sup>TM</sup> User's Manual for descriptions of the registers in each register block.

Table 5-1: MPC860P CPM Register Block Map

| Physical Address (hex): | Acronym: | Register Block Name:               |
|-------------------------|----------|------------------------------------|
| FF00,0930               | -        | CPM Interrupt Control              |
| FF00,0950               | _        | Input/Output Port                  |
| FF00,0980               | _        | CPM Timers                         |
| FF00,09C0               | _        | Communication Processor            |
| FF00,09F0               | BRG      | Baud Rate Generators               |
| FF00,0A00               | SCC1     | Serial Communications Controller 1 |
| FF00,0A20               | SCC2     | Serial Communications Controller 2 |
| FF00,0A40               | SCC3     | Serial Communications Controller 3 |
| FF00,0A60               | SCC4     | Serial Communications Controller 4 |
| FF00,0A82               | SMC1     | Serial Management Controller 1     |
| FF00,0A9                | SMC2     | Serial Management Controller 2     |
| FF00,0A82               | _        | reserved                           |
| FF00,0AE0               | SI       | Serial Interface                   |

# **Serial I/O:** The Communications Processor Module

## **CPM Register Initialization Format**

Some of the CPM registers must be initialized as described in Table 5-2.

Table 5-2: CPM Initialization Values

| Physical Address  |          | Required    |                                |
|-------------------|----------|-------------|--------------------------------|
| (hex):            | Acronym: | Hex Format: | Description:                   |
| Input/Output Port |          |             |                                |
| FF00,0950         | PADIR    | 000A        | Port A Data Direction register |
| FF00,0952         | PAPAR    | 0000        | Port A Pin Assignment register |
| FF00,0954         | PAODR    | 0000        | Port A Open Drain register     |
| BRGs              |          |             |                                |
| FF00,09F0         | BRGC1    | 10144       | BRG1 Configuration register    |
| FF00,09F4         | BRGC2    | 10144       | BRG2 Configuration register    |
| FF00,0AC2         | PBODR    | 0010        | Port B Open Drain register     |
| SMCs              |          |             |                                |
| FF00,0A82         | SMCMR1   | 4823        | SMC1 mode register             |
| FF00,0A92         | SMCMR2   | 4823        | SMC2 mode register             |
| SI                |          | '           |                                |
| FF00,0AE0         | SIMODE   | 1000,0000   | SI Mode register               |
| FF00,0AEC         | SICR     | 0000,0000   | SI Clock route                 |

#### **RISC Controller**

The RISC controller manages the serial interface to the CPM. It services all I/O requests, allowing the CPU on the PmT1 and PmE1 module to dedicate compute time to other tasks.

The RISC controller implements user-chosen protocols, manages serial DMA transfers and independent DMA transfers (optionally), and maintains 16 timers for use in application software. See Table 5-3 for the RISC controller processing priority. It can communicate with the external processor using the following methods:

- Parameters exchanged through dual-port RAM
- External processor executes special commands via the RISC controller
- RISC controller generates interrupts through the interrupt controller

External processor reads the controller's status/event registers

Table 5-3: RISC Controller Processing Priority

| Priority: | Function: | Description:                                             |
|-----------|-----------|----------------------------------------------------------|
| Highest   | 1         | Reset in RISC Processor Command register or System Reset |
|           | 2         | SDMA Bus Error                                           |
|           | 3         | Commands issued in the RISC Processor Command register   |

# **Serial I/O:** The Communications Processor Module

| Priority: | Function: | Description:      |
|-----------|-----------|-------------------|
|           | 4         | SCC1 Reception    |
|           | 5         | SCC1 Transmission |
|           | 6         | SCC2 Reception    |
|           | 7         | SCC2 Transmission |
|           | 8         | SCC3 Reception    |
|           | 9         | SCC3 Transmission |
|           | 10        | SCC4 Reception    |
|           | 11        | SCC4 Transmission |
|           | 12        | SMC1 Reception    |
|           | 13        | SMC1 Transmission |
|           | 14        | SMC2 Reception    |
|           | 15        | SMC2 Transmission |
|           | 16        | reserved          |
|           | 17        | reserved          |
|           | 18        | reserved          |
| Lowest    | 19        | RISC Timers       |

## **CPM Interrupt Handling**

The CPM RISC controller generates interrupts through the interrupt controller to the CPU. The interrupt vector is provided by the CPU.

The interrupt controller is the focal point for all internal and external interrupt requests by the CPM. It handles up to 28 interrupt sources (12 external, 16 internal) which may be assigned to a programmable interrupt level (1, 3, 5, 7). The priority in which interrupt sources are serviced is generally fixed (see the MPC860 PowerQUICC™ User's Manual), but some flexibility is provided to modify the priority structure, particularly with respect to the SCCs.

#### **Dual-Port RAM**

The CPM has 8KB of SRAM configured as dual-port memory. It can be accessed by the RISC processor, the CPU, IDMAs, and SDMAs. The dual-port RAM has the following uses—any two of which can occur simultaneously:

- Store parameters associated with the SCCs and IDMAs
- Store buffer descriptors (describe the location of data buffers)
- · Store data from the serial channels
- Store RAM microcode for the RISC processor
- Scratchpad RAM space for the user program

# **Serial I/O:** MPC860P Serial Interface

## **General Purpose Timers**

The general purpose timers can be configured as four 16-bit or two 32-bit identical timers. The best resolution of the time is one clock cycle, which translates to 25 nanoseconds at 40 MHz. The maximum period is 268,435,456 cycles, translating to 6.7 seconds at 40 MHz.

## **Independent DMA (IDMA) Channels**

The MPC860P has two IDMA channels which may be programmed by the user to transfer data between any combination of memory and I/O. The IDMA supports 32-bit data and addressing, dual or single address modes, and three buffer modes (single, auto, and buffer chaining). The theoretical maximum data rate of the IDMA with a local bus speed of 25 MHz is 50 MB/second.

## Serial DMA (SDMA) Channels

The MPC860P has fourteen SDMA channels dedicated to the transmit/receive channels of the serial controllers. Data from the serial controllers may be routed either to external RAM or to internal dual-port RAM. When transfers use the internal dual-port RAM, other operations may occur simultaneously on the PmT1 and PmE1 local bus.

#### MPC860P SERIAL INTERFACE

Several types of popular serial protocols are available on the PmT1 and PmE1. Please refer to the MPC860 PowerQUICC™ User's Manual for more detail on these supported protocols.

UART: The universal asynchronous receiver transmitter protocol is the defacto standard for communicating low-speed data between equipment. The most popular of these is the EIA-232 standard. EIA-232 specifies standard baud rates, handshaking protocols, and mechanical/electrical details. Other popular standards include EIA-422 and EIA-485, which offer features such as longer line lengths and multidrop support.

The UART also supports synchronous mode, where a clock is provided with each bit. Synchronous UART mode can provide faster data transfers, because there is no need to oversample the data bits.

HDLC: HDLC is one of the most common layer 2 protocols (of the seven-layer OSI model). HDLC protocol consists of a framing structure which is synchronously transferred. Therefore, HDLC relies on the physical layer (i.e., SI with TSA) to provide a method of clocking and synchronizing the transmitter/receiver. Each of the four SCCs can function as an HDLC controller. The SCC outputs can then be routed directly to the external pins, or connected to one of two TDM channels via the TSA.

# **Serial I/O:** MPC860P Serial Interface

## **Serial Communication Controllers (SCC)**

The MPC860P has four SCCs which may be configured independently to implement different protocols. Protocols such as UART, HDLC, and SS7 are supported to varying degrees in the MPC860P.

The choice of protocol is independent of the choice of physical interface. The SCCs do not implement the physical interface. They are connected to the outside world via the serial interface (SI). The SI can route the SCC/SMC outputs directly to the MPC860P external pins, or it can multiplex any combination of SCCs and SMCs together on one or two TDM channels using the time slot assigner.

Each of the internal clocks (RCLK, TCLK) for each SCC can be driven by one of four baud rate generators or one of four external clock pins. These clocks have a top rate of one half of the system clock (20 MHz at 40 MHz).

## **Serial Management Controllers (SMC)**

The MPC860P contains two SMCs configured as UART ports. SMC1 is assigned as the DCE console port A, and SMC2 is assigned as the DCE download port B. The SMC physical interface is implemented via the serial interface and time slot assigner, and may also be connected to a TDM channel. The clock is driven by either one of four baud rate generators or from an external clock pin.

## Time Slot Assigner (TSA)

The TSA allows any combination of SCCs and SMCs to multiplex their data together on either one or two time-division multiplexed (TDM) channels. A TDM is defined as a serial channel which is divided into channels separated by time. Common examples of TDM channels are T1/E1, CEPT, PCM Highway, ISDN Primary Rate, and ISDN Basic Rate (IDL and GCI). You may define your own interface as well.

The serial interface with TSA implements both the internal route selection and, if necessary, time division multiplexing for multiplexed serial channels. The TSA is completely independent of the protocol used by the SCCs and SMCs. The purpose of the TSA is to route data from the specified pins to the desired SCC or SMC at the correct time. The SCCs and SMCs then handle the data they receive.

The TSA also supports:

- 1 or 2 clocks per data bit
- programmable delay (0-3 bits) between frame sync and frame start
- four programmable strobe outputs
- two clock output pins

# **Serial I/O:** UART Baud Rate Selection

• frames up to 8-kilobits long

#### **UART BAUD RATE SELECTION**

The clock sources for each SCC are defined in the SICR register (FF00,0AEC $_{16}$ ) and for each SMC are defined in the SIMODE register (FF00,0AEO $_{16}$ ). Any one of four internal baud rate generators or an external clock may be used.

The internal baud rate generators are contained in the CPM. They can deliver a maximum baud rate at one half of the system clock rate and may be changed on-the-fly. Each baud rate generator may be routed to multiple SCCs and SMCs.

The baud rate produced by a generator is set within the corresponding Baud Rate Generator Control (BRGC) register (FF00,09F0 - 9FC<sub>16</sub>). The baud rate is calculated from the system frequency (40 MHz) and the values stored in the BRGC register, and depends on whether the serial controller is operating in asynchronous or synchronous mode.

The formula for the asynchronous baud rate is:

async baud rate = (system frequency)  $\div$  ((clock divider +1) x (Div16) x 16)

The clock divider value is stored in bits (12:1) of the BRGC. The Div16 value (1 or 16) is selected with bit 0 of the BRGC. Table 5-4 lists the clock divider and Div16 values associated with typical asynchronous baud rates.

Table 5-4: Asynchronous Baud Rates (16X oversample)

#### System Frequency=40 MHz

| Baud<br>Rate: | Div16<br>Value: | Clock Divider + 1: | Actual Frequency: | Frequency Error (%): |
|---------------|-----------------|--------------------|-------------------|----------------------|
| 50            | 16              | 3125               | 50                | 0.0                  |
| 75            | 16              | 2083               | 75                | 0.0                  |
| 150           | 16              | 1041               | 150.1             | 0.0                  |
| 300           | 16              | 521                | 299.9             | 0.0                  |
| 600           | 1               | 4167               | 599.95            | 0.0                  |
| 1200          | 1               | 2083               | 1200.2            | 0.0                  |
| 2400          | 1               | 1042               | 2399.2            | 0.0                  |
| 4800          | 1               | 521                | 4798.5            | 0.0                  |
| 9600          | 1               | 260                | 9615.4            | 0.2                  |
| 19200         | 1               | 130                | 19230.8           | 0.2                  |
| 38400         | 1               | 65                 | 38461.5           | 0.2                  |
| 57600         | 1               | 43                 | 58139.5           | 0.9                  |
| 64000         | 1               | 39                 | 64102.6           | 0.2                  |
| 115200        | 1               | 22                 | 113636.4          | 1.4                  |
| 56000         | 1               | 45                 | 55555.6           | 0.8                  |

# **Serial I/O:** Serial Connector Pin Assignments

#### System Frequency=40 MHz (continued)

| Baud<br>Rate: | Div16<br>Value: | Clock Divider + 1: | Actual Frequency: | Frequency Error (%): |
|---------------|-----------------|--------------------|-------------------|----------------------|
| 76800         | 1               | 33                 | 75757.6           | 1.4                  |

Note: The EIA-232C specification defines a maximum rate of 20,000 bits per second over a typical 50-foot cable (2,500 picofarads maximum load capacitance). Higher baud rates are possible, but successful operation depends specifically upon the application, cable length, and overall signal quality.

The formula for the synchronous baud rate is:

sync baud rate = (system frequency)  $\div$  ((clock divider +1) x (Div16))

The clock divider value is stored in bits (12:1) of the BRGC. The Div16 value (1 or 16) is selected with bit 0 of the BRGC. Table 5-5 lists the clock divider and Div16 values associated with typical synchronous baud rates.

Table 5-5: Synchronous Baud Rates

| System Fr | eauency | /=40 M | Hz |
|-----------|---------|--------|----|
|-----------|---------|--------|----|

| Baud<br>Rate<br>(Kbaud): | Div16<br>Value: | Clock Divider + 1: | Actual Frequency: | Frequency Error<br>(%): |
|--------------------------|-----------------|--------------------|-------------------|-------------------------|
| 1544 (T1)                | 1               | 26                 | 1538.5            | 0.4                     |
| 2048 (E1)                | 1               | 20                 | 2000              | 2.3                     |

#### SERIAL CONNECTOR PIN ASSIGNMENTS

The PmT1 and PmE1 module has a 64-pin connector for the serial I/O interface. The P14 pin assignments, including the VME P0 and VME P2 pin numbers specific to Emerson base-boards are shown in Table 5-6.

Note: The VME P2 pin numbers are listed for a module installed in expansion site J1x. The VME P0 pin numbers are listed for a module installed in expansion site J2x.

Reference "PMC Connector Pin Assignments" Section for the remaining PMC connectors, P11 and P12; and "Front Panel I/O" Section for the front panel I/O connectors, P1 and P2.

Table 5-6: P14, P0, P2 Pin Assignments

| P14 Pin: | P0 Pin: | P2 Pin: | Signal:        | P14 Pin: | P0 Pin: | P2 Pin: | Signal:         |
|----------|---------|---------|----------------|----------|---------|---------|-----------------|
| 1        | E4      | C1      | Console RxData | 2        | -       | -       | -               |
| 3        | C4      | C2      | Console TxData | 4        | _       | -       | _               |
| 5        | _       | -       | _              | 6        | _       | -       | _               |
| 7        | D5      | C4      | GND            | 8        | C5      | A4      | Download RxData |
| 9        | _       | -       | _              | 10       | A5      | A5      | Download TxData |
| 11       | -       | -       | _              | 12       | _       | -       | _               |

# **Serial I/O:** Serial Connector Pin Assignments

| P14 Pin: | P0 Pin: | P2 Pin: | Signal:                   | P14 Pin: | P0 Pin: | P2 Pin: | Signal:                   |
|----------|---------|---------|---------------------------|----------|---------|---------|---------------------------|
| 13       | _       | _       | -                         | 14       | B6      | A7      | GND                       |
| 15       | A6      | C8      | TDM#2 TxTip <sup>1</sup>  | 16       | E7      | A8      | TDM#2 TxRing <sup>1</sup> |
| 17       | -       | -       | -                         | 18       | C7      | A9      | TDM#2 RxTip <sup>1</sup>  |
| 19       | В7      | C10     | TDM#2 RxRing <sup>1</sup> | 20       | A7      | A10     | TDM#1 TxTip <sup>1</sup>  |
| 21       | E6      | C11     | TDM#1 TxRing <sup>1</sup> | 22       | _       | -       |                           |
| 23       | C8      | C12     | TDM#1 RxTip <sup>1</sup>  | 24       | B8      | A12     | TDM#1 RxRing <sup>1</sup> |
| 25       | A8      | C13     | RS422 TXD-*               | 26       | E12     | A13     | RS422 TXD+                |
| 27       | -       | -       | -                         | 28       | C12     | A14     | RS422 RXD+                |
| 29       | B12     | C15     | RS422 RXD-*               | 30       | A12     | A15     | RS422 RTS+                |
| 31       | E13     | C16     | RS422 RXCLK+              | 32       | D13     | A16     | RS422 CTS+                |
| 33       | -       | -       | -                         | 34       | _       | -       | -                         |
| 35       | A13     | C18     | RS422 RTS-*               | 36       | E14     | A18     | GND                       |
| 37       | -       | -       | -                         | 38       | _       | -       | -                         |
| 39       | -       | -       | -                         | 40       | A14     | A20     | RS422 RXCLK-*             |
| 41       | -       | -       | -                         | 42       | _       | -       | -                         |
| 43       | -       | -       | -                         | 44       | B15     | A22     | RS422 TXCLK-*             |
| 45       | A15     | C23     | RS422 TXCLK+              | 46       | E16     | A23     | RS422 CTS-*               |
| 47       | -       | -       | -                         | 48       | _       | -       | -                         |
| 49       | -       | -       | -                         | 50       | _       | -       | -                         |
| 51       | -       | -       | -                         | 52       | _       | -       | -                         |
| 53       | -       | -       | -                         | 54       | _       | -       | -                         |
| 55       | -       | -       | _                         | 56       | _       | -       | -                         |
| 57       | -       | -       | -                         | 58       | _       | -       | -                         |
| 59       | -       | -       | -                         | 60       | _       | -       | -                         |
| 61       | -       | -       | _                         | 62       | _       | -       | -                         |
| 63       | -       | -       | _                         | 64       | -       | -       | -                         |

<sup>1.</sup> All xTIP and xRING signals are routed to P14 directly from the Dallas interface and do not provide circuit protection. See Regulatory Agency Warnings and Notices in preface.

## **TDM Interface**

The Time Division Multiplexor (TDM) processes channelized serial data such as T1 and E1. The data channels can be routed internally to the QUICC to any of the SCC or SMC controllers. Each port can be configured to be either T1 or E1 at manufacturing. The TDM interface consists of:

- Three signals for the transmitter (L1TXD, L1TCLK, L1TSYNC)
- Three for the receiver (L1RXD, L1RCLK, L1RSYNC)
- Each direction has a data, clock and sync signal

The PmT1 supports two T1 TDM ports and the PmE1 supports two E1 TDM ports. The TDM signals are converted to T1 or E1 signaling by either the DS2151Q or DS2153Q transceivers and are routed to the front panel connectors (P1 and P2). Table 6-1 and Table 6-3 indicate which QUICC pins are dedicated to the TDM, and how the T1 or E1 signals from the transceiver are routed to the connectors.

Configurations that route T1 or E1 out the P14 connector bypass the protection circuitry. The FCC Part 68 and UL1950 certification can be met by providing an external circuit protection card.

The DS2153Q on the PmE1 requires specific initialization (reference Application Note 342; DS2151, DS2153 Initialization and Programming, Dallas Semiconductor 102899):

- 1 Set CCR2 to 0x04. This causes the framer to switch to RCLK if TCLK stops.
- 2 Wait for at least 10 ms.
- 3 Zero all of the framer registers except the LOTCMC bit that was set in step 1. This is important since the framer has no reset and cannot be guaranteed to be in an absolute known state after power-up.
- 4 Configure the desired framer settings.
- 5 Set the LIRST bit in CCR3
- 6 Clear the LIRST bit in CCR3.

Table 6-1: TDM to T1E1 Port Connections for TDMB (P1)

| QUICC Pins to Transceiver: |          | Direction: | DS215xQ Function: |
|----------------------------|----------|------------|-------------------|
| PA(11)                     | L1TXDB   | -          | - TSER            |
| PA(0)                      | L1TCLKB  |            | - TCLK            |
| PC(7)                      | L1TSYNCB | 4          | <b>_</b> TSYNC    |
| PA(10)                     | L1RXDB   | <b>▼</b>   | - RSER            |
| PA(2)                      | L1RCLKB  | 4          | RCLK              |
| PC(6)                      | L1RSYNCB | <b>◆</b>   | — RSYNC           |

# **TDM Interface:**

Table 6-2: T1E1 Signals from Transceiver, P1

| P1 Pin: | Signal Name: | P1 Pin: | Signal Name: |
|---------|--------------|---------|--------------|
| 1       | RRING        | 2       | RTIP         |
| 3       | no connect   | 4       | TRING        |
| 5       | TTIP         | 6       | no connect   |
| 7       | no connect   | 8       | no connect   |

Table 6-3: TDM to T1E1 Port Connections for TDMA (P2)

| QUICC Pins to T | ransceiver: | Direction:   | DS215xQ Function: |
|-----------------|-------------|--------------|-------------------|
| PA(9)           | L1TXDA      |              | TSER              |
| PA(5)           | L1TCLKA     | <b>←</b>     | TCLK              |
| PC(5)           | L1TSYNCA    | <del>-</del> | TSYNC             |
| PA(8)           | L1RXDA      | <del>-</del> | RSER              |
| PA(7)           | L1RCLKA     | <del>-</del> | RCLK              |
| PC(4)           | L1RSYNCA    | <del>-</del> | RSYNC             |

Table 6-4: T1E1 Signals from Transceiver, P2

| P2 Pin: | Signal Name: | P2 Pin: | Signal Name: |
|---------|--------------|---------|--------------|
| 1       | RRING        | 2       | RTIP         |
| 3       | no connect   | 4       | TRING        |
| 5       | TTIP         | 6       | no connect   |
| 7       | no connect   | 8       | no connect   |

Fig. 6-1 and the signal list which follows indicate how the QUICC is connected to the DS2151Q (T1) or DS2153Q (E1) interface controller.

## **TDM Interface:**



Figure 6-1: TDM and FDL Connectivity Diagram

The following list describes how these signals are used and how they are to be configured for the variety of options that can be supported.

**RCLK:** The receive clock signal is always driven by the E1 or T1 controller. The controller provides the ability to determine if the line interface has successfully synchronized to the line interface.

The QUICC must always be configured to accept the receive clock on L1RCLKx. If the application requires the transmit clock TCLK to be derived from RCLK, then RCLK can be routed to an internal baud rate generator and driven as TCLK.

## **TDM Interface:** The T1 or E1 Line Interface

TCLK: The transmit clock must be driven to the T1 or E1 controller. The clock will be driven by a baud rate generator. In this case, the baud rate generator is driven by the RCLK input or system clock. The TCLK line for TDM channel 'B' is routed to BRG04 to support this option.

TSYNC RSYNC: The data signals must always be driven by the T1 or E1 controller. The receive sync signal is always an output of the T1 or E1 controller and the transmit sync must be programmed to be an output. In both cases the QUICC must be programmed to accept the sync lines on L1TSYNCx and L1RSYNCx.

> Additional factory installed optional configuration resistors can be provided which connect both sync and clock lines together. This option is non-standard and is only useful when the application requires the T1 or E1 controller transmit and receive sections be multi-frame synchronized.

TSER RSER: The transmit serial data is driven by the QUICC from the L1TXDx and the receive data is driven by the T1 or E1 controller. The QUICC must be initialized appropriately to utilize the L1TXDx and L1RXDx signals.

#### THE T1 OR E1 LINE INTERFACE

The PmT1 and PmE1 modules that route channels out the front panel provide protection circuitry which protects equipment from overvoltage and overcurrent stresses from lightning strikes, power crosses and other noise impairments. This circuitry is necessary in cases where the connections are outside the customers building, and in some cases within the same building (depending on the application).

The requirements for T1 equipment are specified by FCC Part 68 (lightning), UL1950 (AC Hazards), Bell Core TR-TSY-000007 and AT&T Publication 62411. Similar requirements are specified for E1 equipment including ETS 300 046-3 and ITU K17 through K20.

To ensure compliance with these standards, it will be necessary to undergo appropriate testing at an approved lab.

The PmT1 and PmE1 modules implement the suggested secondary over-voltage protection circuitry specified by Dallas Semiconductor which targets UL1459, FCC Part 68, BellCore TR-NWT-1089 and ITU K17-K20.

The DS2153Q provides the ability to shape the interface wave-form depending on the impedance and length of the line used. The PmE1 can be built to support a variety of line impedances but is normally configured to support Twisted pair, 120-0hm line impedance. The PmT1 is configured to support Twisted pair, 100-Ohm line impedance.

## **TDM Interface:** Configuring the T1 or E1 Interface

#### **CONFIGURING THE T1 OR E1 INTERFACE**

The PmT1 and PmE1 framers have typical configuration settings for operation. The typical operational mode for T1 is:

- Transmit/receive ESF mode enabled
- Line build-out set to 133 feet/0 dB (DSX-1/CSU applications)
- B8ZS encoding enabled
- Jitter attenuator enabled

The typical operational mode for E1 is:

- HDB3 enabled
- CRC4 enabled
- CCS mode enabled (time slot 16 is available for use)
- Automatic E-bit insertion enabled
- Automatic resync enabled
- Automatic remote alarm generation enabled
- litter attenuator enabled
- Line build-out set to 120 ohms
- Si bits are otherwise managed by the framer device
- Error counters change every 500 frames (about once per second). The error count only pertains to the second before the register was polled.

#### THE T1 FDL INTERFACE

The Facility Data Link (FDL) is the mechanism used by a T1 port to communicate operating statistics. The FDL consists of one bit for every other frame of data, or a 4-KHz serial data port. For most applications the FDL remains inactive waiting for commands. The DS2151Q uses the HDLC protocol to transfer information to and from the FDL.

Note: The Facility Data Link is currently not available for use on the PmT1 due to latency of the MDI interface.

The PmT1 support for the FDL varies depending on the application requirements. Normally the FDL can be accessed via the FDL transmit and receive registers inside the DS2151Q T1 controller. The DS2151Q can be configured to generate interrupts when the receiver goes full, transmitter goes empty, and when a particular pattern is detected at the receiver. Use the SI mode register to set up transmit and receive frame sync delays (0-3 clocks) to mask the F-bit in T1 applications (RFSDA = 1 for DS2151Q and 0 for DS2153Q).

## **TDM Interface:** The T1 FDL Interface

Depending on the configuration of the board, the FDL receiver can be connected to an SCC allowing the application to push the overhead of receive data on the QUICC chip. However, the transmitter can only be accessed via the FDL transmit register. The only exception is when the transmitter and receiver can be made multi-frame synchronized.

The T1 FDL interface consists of three signals:

- 1 Receive data (RXD)
- 2 Transmit data (TXD)
- 3 Clock (CLKx)

The following table indicates which QUICC pins are dedicated to the FDL.

Table 6-5: FDL QUICC Port Assignments

| FDL for Port P2<br>Pin / Function: | FDL for Port P1<br>Pin / Function: |  |
|------------------------------------|------------------------------------|--|
| PA(15) / RXD1                      | PA(13) / RXD1                      |  |
| PA(14) / TXD1                      | PA(12) / TXD1                      |  |
| PA(6) / CLK2 <sup>1</sup>          | PA(4) / CLK4                       |  |

1. CLK2 is derived from the receive clock (RCLK) for TDMA.

Fig. 6-1 and the following signal list indicate how the QUICC is connected to the DS2151Q (T1) or DS2153Q (E1) interface controller. The module provides factory installed optional configuration resistors to address a variety of options.

Note: The DS2151Q has two onboard two-frame (386 bits) elastic stores—receive side and transmit side, and the DS2153Q has one onboard two-frame (512 bits) elastic store. These elastic store buffers are not available for use and should always be bypassed.

**TLINK RLINK:** The transmit and receive link lines are the 4-KHz serial data lines of the FDL interface. The QUICC must be initialized appropriately to utilize the appropriate RXDx and TXDx signals.

TLCLK: There are not enough resources in the QUICC to support the transmit link clock. This means that TLINK line does not have a clock line to frame data and FDL data can only be read using the FDL transmit register. The only exception to this case is if the transmit and receive sections can be forced to be multi-frame synchronized. Then RLCLK input can be used for transmitter as well.

RLCLK: The receive link clock is a 4-KHz clock used to frame data on the RLINK line.

# **TDM Interface:** The Management Data Interface (MDI)

## THE MANAGEMENT DATA INTERFACE (MDI)

The MDI or Management Data Interface is a 3-wire protocol which allows access to the module resources, registers and interrupts using the minimum resources necessary. This interface consists of Data (MDIO), Clock (MDCLK) and Interrupt (MDINT) lines.

The MDI uses control pins PC0-PC2, which are not likely to conflict with any MPC860P dedicated functions.

Table 6-6: MDI Port Connections

| Pin:  | Description:          | Port:  |
|-------|-----------------------|--------|
| MDINT | MDI Interrupt Request | PC(15) |
| MDC   | MDI Clock             | PC(14) |
| MDIO  | MDI I/O Pin           | PC(13) |

The protocol used to communicate involves sequencing bit patterns to indicate the start, command, address, data and close of a transaction. Fig. 6-2 shows how the interface is accessed. This protocol is modeled after the existing standards for serial ROM and other micro-wire type non-volatile memory devices.

Figure 6-2: MDI Interface Protocol



Note: The MDI interrupt line (MDINT) connects to the MPC860P at PC(15), which must set up as an active low (highto-low transition) interrupt. Consult the MPC860 PowerQUICC™ User's Manual for details on configuring the port C interrupt.

The MDI interface is intended for very low bandwidth communications and/or power up configuration. The opcode specifies whether a read, write, or reset cycle is to take place. The register address and data are written to and read from the PmT1 and PmE1 modules.

The PmT1 and PmE1 MDI provides the ability to identify the module, monitor interrupts, and access the serial configuration. Table 6-7 provides the protocol format for communicating with the MDI interface.

For MDI example code, contact an Emerson Network Power Technical Support representative: visit http://www.emersonembeddedcomputing.com/contact/postsalessupport.html on the Internet, send e-mail to support@artesyncp.com, or call (800) 327-1251.

# **TDM Interface:** Front Panel I/O

Table 6-7: MDI Bit Field Format

| Field:  | Width: | Function <sup>1</sup> :                                                                                                                                                                                                              |
|---------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Start 2 |        | The "01" transition frames the beginning of an MDI cycle.                                                                                                                                                                            |
|         |        | The MDI Interface is reset when the MDIO line (which is pulled up) is high for greater than 40 clocks.                                                                                                                               |
| OpCode  | 3      | 000 <sub>2</sub> Reserved                                                                                                                                                                                                            |
|         |        | 001 <sub>2</sub> Reserved                                                                                                                                                                                                            |
|         |        | 010 <sub>2</sub> Module ID Register Read (returns 02 <sub>16</sub> )                                                                                                                                                                 |
|         |        | 011 <sub>2</sub> Module Interrupt Register Read <sup>1</sup> Bits 0–3undefined                                                                                                                                                       |
|         |        | Bit 4INT1-, from DS2153/DS2151 Channel 1                                                                                                                                                                                             |
|         |        | Bit 5INT2-, from DS2153/DS2151 Channel 1                                                                                                                                                                                             |
|         |        | Bit 6INT1–, from DS2153/DS2151 Channel 0<br>Bit 7INT2–, from DS2153/DS2151 Channel 0                                                                                                                                                 |
|         |        | 100 <sub>2</sub> DS2153/DS2151 Channel 0 (TDMA) Register Write                                                                                                                                                                       |
|         |        | 101 <sub>2</sub> DS2153/DS2151 Channel 1 (TDMB) Register Write                                                                                                                                                                       |
|         |        | 110 <sub>2</sub> DS2153/DS2151 Channel 0 (TDMA) Register Read                                                                                                                                                                        |
|         |        | 111 <sub>2</sub> DS2153/DS2151 Channel 1 (TDMB) Register Read                                                                                                                                                                        |
| Address | 8      | Address of a T1 or E1 controller register (determined by 2153 or 2151 interface controller) For ID register and interrupt register cycles the address field is ignored.                                                              |
| Data    | 8      | Register Read/Write Data On read cycles the MDI protocol requires that the accessing application continue to clock the interface while waiting for the MDIO line to be driven low. Once low the following 8 bits will be valid data. |

<sup>1.</sup> These are read-only bits. You must enable, disable, or clear interrupts at the DS2153/DS2151 framer chip itself. The SR1 status register on each framer chip corresponds to bits 5 and 7. Similarly, the SR2 status register on each framer chip corresponds to bits 4 and 6.

## FRONT PANEL I/O

Connectors P1 and P2 provide the TDM signals for the PmT1 and PmE1 front panel I/O configurations. The manufacturer part number for this eight-pin connector is Stewart Connector Systems SS-610808-NF-P-5.

Figure 6-3: Front Panel I/O Connectors, P1 and P2



# **TDM Interface:** Front Panel I/O

The recommended cable assembly (Emerson part number C308A009-05) for P1 and P2 is shown in Fig. 6-4. The manufacturer part numbers for these connectors are Stewart Connector Systems SS-310808-5 and SS-800810-040-250. See Table 6-8 for the Compu-Shield and RJ-45 jack pin assignments.

Figure 6-4: Front Panel I/O Cable Assembly (C308A009-05)



Table 6-8: Compu-Shield to RJ45 Pin Assignments

| P1 and P2<br>Pin (signal): | Compu-Shield<br>Pin <sup>1</sup> : | RJ-45 Jack<br>Pin (signal): |
|----------------------------|------------------------------------|-----------------------------|
| _                          | _                                  | 1 (no connect)              |
| 1 (RRING)                  | 8                                  | 2 (RRING)                   |
| 2 (RTIP)                   | 7                                  | 3 (RTIP)                    |
| 3                          | 6                                  | 4                           |
| 4 (TRING)                  | 5                                  | 5 (TRING)                   |
| 5 (TTIP)                   | 4                                  | 6 (TTIP)                    |
| 6                          | 3                                  | 7                           |
| 7                          | 2                                  | 8                           |
| 8                          | 1                                  | 9                           |
| _                          | _                                  | 10 (no connect)             |

<sup>1.</sup> This is a straight-through cable, there is no crossover.

Caution: To reduce risk of fire, use only number 26 AWG or larger telecommunication line cord.



# **TDM Interface:** Front Panel I/O

The PmT1 and PmE1 module design complies with the Peripheral Component Interconnect (PCI) bus interface standard and with the associated PCI Mezzanine Card (PMC) mechanical interface standard. The PmT1 and PmE1 modules must be attached to and controlled by a PMC/PCI-compliant baseboard.

The PmT1 and PmE1 use the PLX Technology PCI9060ES interface controller to implement the +5V PMC/PCI interface. The PMC/PCI interface features:

- Asynchronous operation between the local and PCI buses operating at up to 33.33 MHz
- Bi-directional bus locking
- Doorbell interrupts
- EEPROM power-on initialization

#### PCI9060ES REGISTER MAP

The PCI9060ES is controlled through registers that are accessible by the MPC860P and the baseboard on which the PmT1 and PmE1 is mounted. The registers fall into four groups: PCI Configuration registers, Local Configuration registers, Shared Runtime registers, and Local DMA registers. The local base address of these registers is C100,0000<sub>16</sub>. The PCI base address of these registers is programmable.

The PCI9060ES registers are readable and writable in byte, word, or long-word accesses, unless noted otherwise. See page 7-3 for a description of the Emerson-specific initialization of these registers. For details on the bit fields and functionality of these registers refer to the PCI9060ES data sheet.

## **PCI Configuration Registers**

The PCI Configuration registers are also known as the "configuration header". The configuration header is accessed via configuration space. The registers map baseboard local memory, the Local Configuration, and Shared Runtime registers into the PCI memory map.

Table 7-1: PCI Configuration Registers

| Local Bus      | PCI Offset     |         |                          |
|----------------|----------------|---------|--------------------------|
| Address (hex): | Address (hex): | Size:   | Register Name:           |
| C100,0000      | 00             | Word    | PCI Vendor ID register   |
| C100,0002      | 02             | Word    | PCI Device ID register   |
| C100,0004      | 04             | Word    | PCI Command register     |
| C100,0006      | 06             | Word    | PCI Status register      |
| C100,0008      | 08             | Byte    | PCI Revision ID register |
| C100,0009      | 09             | 3 Bytes | PCI Class Code register  |

# PMC/PCI Interface: PCI9060ES Register Map

| Local Bus Address (hex): | PCI Offset<br>Address (hex): | Size: | Register Name: (continued)                                                                        |
|--------------------------|------------------------------|-------|---------------------------------------------------------------------------------------------------|
| C100,000C                | 0C                           | Byte  | PCI Cache Line Size register                                                                      |
| C100,000D                | 0D                           | Byte  | PCI Latency Timer register                                                                        |
| C100,000E                | 0E                           | Byte  | PCI Header Type register                                                                          |
| C100,000F                | OF                           | Byte  | PCI Built-in Self Test (BIST) register                                                            |
| C100,0010                | 10                           | Long  | PCI Base Address register (for memory access to Local Configuration and Shared Runtime registers) |
| C100,0014                | 14                           | Long  | PCI Base Address register (for I/O access to Local Configuration and Shared Runtime registers)    |
| C100,0018                | 18                           | Long  | PCI Base Address register<br>(for memory access to local address space)                           |
| C100,001C-2F             | 1C-2F                        | -     | reserved                                                                                          |
| C100,0030                | 30                           | Long  | PCI Expansion ROM Base register                                                                   |
| C100,0034-3B             | 34-3B                        | -     | reserved                                                                                          |
| C100,003C                | 3C                           | Byte  | PCI Interrupt Line register                                                                       |
| C100,003D                | 3D                           | Byte  | PCI Interrupt Pin register                                                                        |
| C100,003E                | 3E                           | Byte  | PCI Min_Gnt register                                                                              |
| C100,0000                | 3F                           | Word  | PCI Max_Lat register                                                                              |

## **Local Configuration Registers**

The Local Configuration registers map PCI memory and I/O into the local memory map. These registers may be accessed via local space. They may also be accessed via PCI memory and I/O space based on the values in the PCI base address registers at C100,0010 $_{16}$  and C100,0014 $_{16}$ .

Table 7-2: Local Configuration Registers

| Local Bus<br>Address (hex): | PCI Offset<br>Address (hex): | Size: | Register Name:                                                    |
|-----------------------------|------------------------------|-------|-------------------------------------------------------------------|
| C100,0080                   | 00                           | Long  | Local Address Space 0 Range register (PCI to local bus)           |
| C100,0084                   | 04                           | Long  | Local Space 0 Local Base Address register (PCI to local bus)      |
| C100,0088                   | 08                           | Long  | Local Arbitration register                                        |
| C100,008C                   | 0C                           | Long  | Big/Little Endian Descriptor register                             |
| C100,0090                   | 10                           | Long  | Local Expansion ROM Range register (PCI to local bus)             |
| C100,0094                   | 14                           | Long  | BREQo Control register                                            |
| C100,0098                   | 18                           | Long  | Local Bus Region Descriptor for PCI to Local<br>Accesses register |
| C100,009C                   | 1C                           | Long  | Local Range register (Direct Master to PCI)                       |

| Local Bus<br>Address (hex): | PCI Offset<br>Address (hex): | Size: | Register Name: (continued)                                          |
|-----------------------------|------------------------------|-------|---------------------------------------------------------------------|
| C100,00A0                   | 20                           | Long  | Local Bus Base Address register<br>(Direct Master to PCI memory)    |
| C100,00A4                   | 24                           | Long  | Local Base Address For Direct Master to PCI I/O/CFG register        |
| C100,00A8                   | 28                           | Long  | PCI Base Address register (Direct Master to PCI)                    |
| C100,00AC                   | 2C                           | Long  | PCI Configuration Address register<br>(Direct Master to PCI IO/CFG) |

## **Shared Runtime Registers**

The Shared Runtime registers are a collection of mailbox, interrupt, doorbell, and configuration registers that may be accessed from the local bus and the PCI bus.

Table 7-3: Shared Runtime Registers

| Local Bus Address (hex): | PCI Offset Address (hex):: | Size: | Register Name:                                                         |
|--------------------------|----------------------------|-------|------------------------------------------------------------------------|
| C100,00C0                | 40                         | Long  | Mailbox register 0                                                     |
| C100,00C4                | 44                         | Long  | Mailbox register 1                                                     |
| C100,00C8                | 48                         | Long  | Mailbox register 2                                                     |
| C100,00CC                | 4C                         | Long  | Mailbox register 3                                                     |
| C100,00D0-DF             | 50-5C                      | -     | reserved                                                               |
| C100,00E0                | 60                         | Long  | PCI to Local Doorbell register                                         |
| C100,00E4                | 64                         | Long  | Local to PCI Doorbell register                                         |
| C100,00E8                | 68                         | Long  | Interrupt Control/Status                                               |
| C100,00EC                | 6C                         | Long  | EEPROM Control, PCI Command Codes,<br>User I/O & Init Control register |
| C100,00F0                | 70                         | Long  | PCI Configuration ID register                                          |

#### **PCI9060ES INITIALIZATION**

The following tables describe how the PCI9060ES PCI Configuration, Local Configuration, and Shared Runtime registers are initialized to set up the PCI bridge and turn on the necessary functions.

The PCI bridge is used to decode portions of the local address bus and the PCI address bus. At reset, the PCI9060ES reads a serial EEPROM to initialize the PCI bridge. Five long words of data are stored in the 128-kilobyte EEPROM. These long words sequentially program the PCI Configuration registers listed in Table 7-4 and two Shared Runtime registers—Mailbox registers 0 and 1—listed in Table 7-6.

The serial EEPROM may be reprogrammed to configure the PCI bridge in other ways. Bits (27:24) of the PCI9060ES EEPROM control register  $(C100,00EC_{16})$  are used for reading and writing the EEPROM. Refer to the NS93CS46 data sheet listed in Table 1-5 for a description of the EEPROM's programming instructions, and the PCI9060ES data sheet for the sequence in which the data is stored.

Table 7-4: PCI9060ES PCI Configuration Register Initialization

|                             |                                                                   | Hex Value            |                          |                                                                                                                             |
|-----------------------------|-------------------------------------------------------------------|----------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| Local Bus<br>Address (hex): | Register:                                                         | at the<br>PCI9060ES: | byte-swapped at the CPU: | Notes:                                                                                                                      |
| C100,0000 <sup>1</sup>      | PCI Configuration ID                                              | 1223                 | 2312                     | This read-only register contains Emerson's vendor ID.                                                                       |
| C100,0002 <sup>1</sup>      | PCI Configuration ID                                              | 0004                 | 0400                     | This read-only register contains the PmT1 device ID.                                                                        |
| C100,0002 <sup>1</sup>      | PCI Configuration ID                                              | 0005                 | 0500                     | This read-only register contains the PmE1 device ID.                                                                        |
| C100,0004 <sup>2</sup>      | PCI Command                                                       | 0147                 | 4701                     | Enable I/O and memory space accesses. Enable PCI9060ES to act as a bus master. Enable parity checking and the SERR* driver. |
| C100,0030 <sup>2</sup>      | PCI Expansion ROM<br>Base                                         | 00000000             | 00000000                 | Address decode enable and expansion ROM base address accesses.                                                              |
| C100,0008 <sup>1</sup>      | PCI Revision ID                                                   | 01                   | 01                       | This read-only register contains the PmT1 and PmE1's revision number.                                                       |
| C100,0009 <sup>1</sup>      | PCI Class Code                                                    | 0B20000              | 00200B                   | No interface is defined.                                                                                                    |
| C100,0018 <sup>2</sup>      | PCI Base Address<br>(for memory access to<br>local address space) | xxxxxxx              | XXXXXXXX                 | PCI-to-local base address is 0000,0000 <sub>16</sub> . (PCI host sets)                                                      |
| C100,003C <sup>1</sup>      | PCI interrupt Line                                                | 00                   | 00                       | -                                                                                                                           |
| C100,003D <sup>1</sup>      | PCI Interrupt Pin                                                 | 01                   | 01                       | This read-only register indicates that the PCI9060ES uses INTA* as its interrupt pin.                                       |
| C100,003E <sup>1</sup>      | PCI Min_Gnt                                                       | 00                   | 00                       | This read-only register specifies a burst period of 0 µseconds.                                                             |
| C100,003F <sup>1</sup>      | PCI Max_Lat                                                       | 00                   | 00                       | This read-only register specifies a maximum latency of 0 μseconds.                                                          |

<sup>1.</sup> These registers are initialized by the serial EEPROM.

<sup>2.</sup> These registers are not initialized by the serial EEPROM.

Table 7-5: PCI9060ES Local Configuration Register Initialization

|                                          | Hex Value                                                     |                   |                          |                                                                                                                                                                                                                                             |
|------------------------------------------|---------------------------------------------------------------|-------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Local Bus <sup>1</sup><br>Address (hex): | Register:                                                     | at the PCI9060ES: | byte-swapped at the CPU: | Notes:                                                                                                                                                                                                                                      |
| C100,0080                                | Local Address Space 0<br>Range                                | FF800008          | 080080FF                 | Memory space reads are prefetchable. The PCI-to-local range is set to 2MB of on-card DRAM.                                                                                                                                                  |
| C100,0084                                | Local Space 0 Local<br>Base Address                           | 0000001           | 01000000                 | PCI-to-local remap address is 0000,0000 <sub>16</sub> .<br>Enable PCI-to-local accesses.                                                                                                                                                    |
| C100,0088                                | Local Arbitration                                             | 00400000          | 00004000                 | Enable PCI direct slave locked sequences.                                                                                                                                                                                                   |
| C100,008C                                | Big/Little Endian<br>Descriptor                               | 00000000          | 00000000                 | Little endian ordering.                                                                                                                                                                                                                     |
| C100,0090                                | Local Expansion ROM<br>Range (PCI to local<br>bus)            | 00000000          | 00000000                 | Disable local expansion ROM.                                                                                                                                                                                                                |
| C100,0094                                | BREQo Control                                                 | 00000011          | 11000000                 | Slave BREQo delay is 24 clocks. Enable local bus BREQo.                                                                                                                                                                                     |
| C100,0098                                | Local Bus Region<br>Descriptor to PCI to<br>Local Accesses    | F8030043          | 430003F8                 | Memory space local bus width is 32 bits. There are no memory space internal wait states. Enable memory space ready input. Disable bterm input and bursting. <sup>2</sup> The slave PCI write mode is one. Target retry delay is 120 clocks. |
| C100,009C                                | Local Range<br>(Direct Master to PCI)                         | E0000000          | 000000E0                 | Local-to-PCI range is 512 MB.                                                                                                                                                                                                               |
| C100,00A0                                | Local Bus Base<br>Address (Direct<br>Master to PCI<br>memory) | 40000000          | 00000040                 | PCI memory space is mapped at 4000,0000 <sub>16</sub> .                                                                                                                                                                                     |
| C100,00A4                                | Local Base Address<br>(Direct Master to PCI<br>I/O/CFG)       | 60000000          | 00000060                 | PCI I/O and configuration space is mapped at 6000,0000 <sub>16</sub> .                                                                                                                                                                      |
| C100,00A8                                | PCI Base Address<br>(Remap) (Direct<br>Master to PCI)         | 0000007           | 07000000                 | Local-to-PCI remap address is 0000,0000 <sub>16</sub> . Enable master I/O, memory accesses, and lock input.                                                                                                                                 |
| C100,00AC                                | PCI Configuration<br>Address (Direct<br>Master to PCI IO/CFG) | 00000000          | 00000000                 | Local-to-PCI accesses are not converted to PCI configuration cycles.                                                                                                                                                                        |

<sup>1.</sup> These registers are initialized by the serial EEPROM.

<sup>2.</sup> Bursting on the MPC860P's local bus must remain disabled (i.e., bit 24 of the PCI9060ES's local register at offset 0x98 must be zero).

Table 7-6: PCI9060ES Shared Runtime Register Initialization

|                             |           | He                | x Value                  |                                                                                                                                                 |  |
|-----------------------------|-----------|-------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Local Bus<br>Address (hex): | Register: | at the PCI9060ES: | byte-swapped at the CPU: | Notes:                                                                                                                                          |  |
| C100,00C0                   | Mailbox 0 | 00000000          | 00000000                 | These registers are initialized by the serial EEPROM. C10000C0 will be a5000000 upon successful completion of the Monitor power up diagnostics. |  |
| C100,00C4                   | Mailbox 1 | 00000000          | 00000000                 | These registers are initialized by the serial EEPROM.                                                                                           |  |

## **Deadlocked Cycles**

When a local bus master attempts to access the PCI bus at the same time a PCI bus master attempts to access the local bus, a deadlocked cycle results. Neither master can complete its cycle because the other device already owns the required resource. The PCI9060ES can quickly force one of the masters to relinquish ownership of its bus and try the cycle again later. Consequently, retrying one side favors the other.

#### **Retries on Local Direct Master Cycles**

Local Direct Master cycles are transfers that originate from a local bus master and access the PCI bus. The PCI9060ES programmable Direct Slave BREQo Delay Timer and BREQo retry pin control Local Direct Master cycle retries. If enabled, this timer counts down when a Local Direct Master cycle is pending and unable to access the PCI bus. If the count expires, a true condition on the BREQo pin signals the local master to relinquish the local bus and retry its cycle later.

## Retries on Direct Slave Cycles.

Direct Slave cycles are transfers that originate from a PCI bus master and access the local bus. The PCI9060ES programmable PCI Target Retry Delay Timer controls Direct Slave cycle retries. This timer counts down while a Direct Slave cycle is pending. If the count expires, the PCI9060ES signals a "target retry" condition, informing the PCI master to relinquish the PCI bus and retry its cycle later.

## **Assigning Priorities**

When assigning a bus priority for deadlocked cycles, consider whether a series of transfers on one side of the bridge could starve access on the other side. Also, consider whether there may be other adverse effects of retrying Local Direct Master cycles or Direct Slave cycles.

The following PCI9060ES internal register fields control bus priority and also are accessible from the PmT1 and PmE1 monitor (see Table 8-1).

Table 7-7: PCI9060ES Bus Priority Control

| <b>Hex Address:</b> | Bits: | Register Field:                 | Factory Default Value (hex): |
|---------------------|-------|---------------------------------|------------------------------|
| C100,0094           | 3:0   | Direct Slave BREQo Delay Clocks | 1 (8 clocks)                 |
| C100,0094           | 4     | Local Bus BREQo Enable          | 1 (BREQo enabled)            |
| C100,0098           | 31:28 | PCI Target Retry Delay Clocks   | F (120 clocks)               |

As an example, a user could give priority to the Direct Slave device (PCI bus) by enabling the BREQo timer and setting Direct Slave BREQo Delay Clocks to a value less than PCI Target Retry Clocks. When a deadlock occurs, the BREQo timer expires and the PCI9060ES asserts BREQo to the local bus master, forcing it to relinquish the bus and retry its cycle later. This allows the Direct Slave cycle to complete.

Alternatively, a user could give priority to the Local Direct Master by disabling the BREQo timer and setting PCI Target Retry Clocks to a nominal value. When a deadlock occurs, the PCI target retry timer expires, forcing the Direct Slave device to relinquish the PCI bus and retry its cycle later. This allows the Local Direct Master cycle to complete.

Note: The factory default values favor the local bus during deadlocked cycles. Tune the timer values appropriately for the system devices.

## **Controlling Access Latency**

When initializing the PCI9060ES, make sure that the retry timers are set to a value greater than the maximum latency of the target device.

For example, if the register value for PCI Target Retry Delay Clocks is  $2_{16}$ , a PCI master must access the local bus and complete its cycle within 16 clocks. In this situation, however, the Direct Slave cycle would seldom gain access because of the local bus acquisition latency. (The Direct Slave device must wait for the CPU to finish its local I/O cycle and relinquish the local bus.) Setting the Direct Slave BREQo Delay Clocks value too low has a similar effect on Local Direct Master cycles.

## Avoiding the PCI9060ES Phantom Read

As a default, Emerson configures the PCI9060ES to favor Local Direct Master cycles by allowing retries only on Direct Slave cycles (see Table 7-2). This avoids a problem with the PCI9060ES that can happen when a local bus master attempts to read from a PCI device and a deadlocked cycle occurs that results in a BREQo to the local master. The PCI9060ES retries the read cycle on the PCI bus and discards the data before the local bus master retries the cycle. This phantom read (reading ahead) by the PCI9060ES affects target devices that change their data or state upon access, such as FIFOs or other devices. (For example, some devices de-assert their interrupts after a vector is read.) In these cases, the PCI9060ES phantom read access can result in a bus error or bad data upon subsequent read cycles.

# PMC/PCI Interface: PCI Interrupts

## **Managing Bandwidth**

It is possible to inadvertently set the PCI9060ES to give a disproportionate bandwidth on either side of the bridge. For instance, one side may retry frequently because the timer value is slightly less than the time required to gain access to the other side. As a result, the retries needlessly consume a large percentage of the attempted cycles. To avoid this situation, tune the timer values appropriately for the system devices.

## **Bridge to Bridge Considerations**

Many PMC modules also incorporate a bridge chip between their PCI and local busses, essentially creating two bridges that must be crossed to complete a cycle. Often, the second bridge is a source of long delays due to the associated bus acquisition latency. The timer values should be set up to accommodate any additional latency.

#### **PCI INTERRUPTS**

The PmT1 and PmE1 has two PCI interrupt lines:

**LSERR\*:** A synchronous level output indicating a system error. It is asserted to the MPC860P when the PCI bus target abort or master abort status bit is set in the PCI Status Configuration register.

LINTO\*: A synchronous level output to the MPC860P indicating a local interrupt. The PCI-to-local doorbell register or a PCI BIST interrupt can generate a local interrupt.

See the PCI9060ES data sheet for more details on the interrupt lines. CPU Interrupts describes the interrupt handling by the MPC860P.

#### **PCI Bus Interface**

Using the DRAM timing, the PCI interface of the PmT1 and PmE1 is capable of the transfer rates given in Table 7-8. The transfer rates to PCI bus are dependent on the baseboard design. Local to PCI bus and PCI to local bus does not support bursting.

Table 7-8: PCI-to-Local Slave Access Timing

| Cycle Type:             | Wait States: | <b>Total Clocks:</b> |  |
|-------------------------|--------------|----------------------|--|
| Slave Read (long word)  | 1            | 5                    |  |
| Slave Write (long word) | 1            | 5                    |  |

#### **PMC CONNECTOR PIN ASSIGNMENTS**

The PmT1 and PmE1 modules have three 64-pin PMC connectors: P11, P12, and P14. These connectors support the PCI and serial interfaces. The pin arrangement for the 64-pin connector is shown in Fig. 7-1. The possible manufacturer part numbers for this connector are

# PMC/PCI Interface: PMC Connector Pin Assignments

Amp 120534-1, Molex 53483-0649 or Molex 53508-0648. The recommended mating connectors include Amp 120521-1, Amp 120528-1, and Molex 52763-0649. Refer to Fig. 2-1 for the placement of these connectors on the PmT1 and PmE1 module.

Figure 7-1: PMC Interface Connectors (P11, P12, P14)



The PCI interface signals are routed out P11 and P12. Pin assignments for this interface are listed in Table 7-9. The serial I/O interface is routed out P14. The pin assignments for this connector are given in Table 5-6 of the serial I/O chapter.

Table 7-9: Connector P11 and P12 Pin Assignments

| Pin: | P11 Signal: | P12 Signal: | Pin: | P11 Signal: | P12 Signal: |
|------|-------------|-------------|------|-------------|-------------|
| 1    | no connect  | +12V        | 2    | -12V        | no connect  |
| 3    | GND         | no connect  | 4    | INTA*       | no connect  |
| 5    | no connect  | no connect  | 6    | no connect  | GND         |
| 7    | BUSMODE1*   | GND         | 8    | no connect  | no connect  |
| 9    | no connect  | no connect  | 10   | no connect  | no connect  |
| 11   | GND         | BUSMODE2*   | 12   | no connect  | no connect  |
| 13   | CLK         | RST*        | 14   | GND         | BUSMODE3*   |
| 15   | GND         | no connect  | 16   | GNT*        | BUSMODE4*   |
| 17   | REQ*        | no connect  | 18   | no connect  | GND         |
| 19   | +5V         | AD30        | 20   | AD31        | AD29        |
| 21   | AD28        | GND         | 22   | AD27        | AD26        |
| 23   | AD25        | AD24        | 24   | GND         | no connect  |
| 25   | GND         | IDSEL       | 26   | C/BE3*      | AD23        |
| 27   | AD22        | no connect  | 28   | AD21        | AD20        |
| 29   | AD19        | AD18        | 30   | no connect  | GND         |
| 31   | +5V         | AD16        | 32   | AD17        | C/BE2*      |
| 33   | FRAME*      | GND         | 34   | GND         | no connect  |
| 35   | GND         | TRDY*       | 36   | IRDY*       | no connect  |
| 37   | DEVSEL*     | GND         | 38   | +5V         | STOP*       |
| 39   | GND         | PERR*       | 40   | LOCK*       | GND         |
| 41   | no connect  | no connect  | 42   | no connect  | SERR*       |
| 43   | PAR         | C/BE1*      | 44   | GND         | GND         |
| 45   | +5V         | AD14        | 46   | AD15        | AD13        |
| 47   | AD12        | GND         | 48   | AD11        | AD10        |
| 49   | AD09        | AD08        | 50   | +5V         | no connect  |

# PMC/PCI Interface: PMC Connector Pin Assignments

| Pin: | P11 Signal: | P12 Signal: | Pin: | P11 Signal: | P12 Signal: |
|------|-------------|-------------|------|-------------|-------------|
| 51   | GND         | AD07        | 52   | C/BE0*      | no connect  |
| 53   | AD06        | no connect  | 54   | AD05        | no connect  |
| 55   | AD04        | no connect  | 56   | GND         | GND         |
| 57   | +5V         | no connect  | 58   | AD03        | no connect  |
| 59   | AD02        | GND         | 60   | AD01        | no connect  |
| 61   | AD00        | no connect  | 62   | +5V         | no connect  |
| 63   | GND         | GND         | 64   | no connect  | no connect  |

## **PCI Bus Control Signals**

The following signals for the PCI interface are available on connectors P11 and P12. Refer to the PCI specification for detailed usage of these signals. All signals are bi-directional unless stated otherwise.

Note: A sustained tri-state line is driven high for one clock cycle before float.

AD00-AD31: ADDRESS and DATA bus (bits 0-31) tri-state lines are used for both address and data handling. A bus transaction consists of an address phase followed by one or more data phases.

**BUSMODE1\*-4\*:** The PmT1 and PmE1 modules assert BUSMODE1\* to indicate to the baseboard that it is present and capable of performing PCI protocols. The baseboard uses BUSMODE2\*-4\* to indicate that it is PCI compatible.

C/BEO\* -C/BE3\*: BUS COMMAND and BYTE ENABLES tri-state lines have different functions depending on the phase of a transaction. During the address phase of a transaction these lines define the bus command. During a data phase the lines are used as byte enables.

**CLK:** CLOCK input signal to the PmT1 and PmE1 provides timing for PCI transactions.

**DEVICE** SELECT sustained tri-state signal indicates when a device on the bus has been selected as the target of the current access.

**FRAME\*:** CYCLE FRAME sustained tri-state line is driven by the current master to indicate the beginning of an access, and continues to be asserted until transaction reaches its final data phase.

GNT\*: GRANT input signal indicates that access to the bus has been granted to a particular master. Each master has its own GNT\*.

**IDSEL:** INITIALIZATION DEVICE SELECT input signal acts as a chip select during configuration read and write transactions.

INTA\*: PMC INTERRUPT A input line is used by the PmT1 and PmE1 to interrupt the baseboard.

**IRDY\*:** INITIATOR READY sustained tri-state signal indicates that the bus master is ready to complete the data phase of the transaction.

## PMC/PCI Interface: PMC Connector Pin Assignments

**LOCK\*:** LOCK sustained tri-state signal indicates that an atomic operation may require multiple transactions to complete.

PAR: PARITY is even parity across AD00-AD31 and C/BE0-C/BE3\*. Parity generation is required by all PCI agents. This tri-state signal is stable and valid one clock after the address phase, and one clock after the bus master indicates that it is ready to complete the data phase (either IRDY\* or TRDY\* is asserted). Once PAR is asserted, it remains valid until one clock after the completion of the current data phase.

**PERR\*:** PARITY ERROR sustained tri-state line is used to report parity errors during all PCI transactions.

**REQ**\*: REQUEST output pin indicates to the arbiter that a particular master wants to use the bus.

RESET assertion of this input line brings PCI registers, sequencers, and signals to a consistent state.

**SERR\*:** SYSTEMS ERROR open-collector output signal is used to report any system error with catastrophic results.

**STOP\*:** STOP sustained tri-state signal is used by the current target to request that the bus master stop the current transaction.

TRDY\*: TARGET READY sustained tri-state signal indicates the target's ability to complete the current data phase of the transaction.

# PMC/PCI Interface: PMC Connector Pin Assignments

The PmT1 and PmE1 monitor consists of a set of about 150 C language functions. The monitor commands constitute a subset of these functions and are designed to provide easy-to-use tools for PmT1 and PmE1 configurations at power-up or reset and communications, downloads, and other common uses.

This chapter includes an introduction to monitor operation, instructions for command sequences that configure the PmT1 and PmE1 modules, a command reference, and a function reference.

## **POWER-UP/RESET SEQUENCE**

At power-up or board reset, the monitor performs hardware initialization, autoboot procedures, free memory initialization, and if necessary, invokes the command-line editor. In more detail, monitor execution starts up as follows.

- 1 The MPC860P is initialized first: caches are disabled, the memory control UPM (user-programmable machine) is initialized, CS (chip select) memory map and control are initialized, and the Systems Interface Unit (SIU) is initialized.
- 2 The QUICC sections are initialized in the following order: the NVRAM clock and data bits, and then the console port SMC1.
- 3 The NVRAM is checked for functionality and valid contents (i.e., this is not the first power up). If NVRAM is not valid, power-up diagnostics are run. If NVRAM is valid, the PowerUpDiags bit is checked to see if diagnostics should be run. (Refer to Step 6 for a description of the default NVRAM configuration parameters including PowerUpDiags.) If PowerUpDiags is off, the system level initialization is performed.
- 4 Power-up Diagnostics: "Hello World" is printed on the console. Memory size is read from the configuration register and printed on the console. The decrementer and timebase timer is checked for functionality. The character sequence "89ABCDEF" is printed to test the print hex ASCII routine. A Write/Read test is performed at location 0x40000. 0x05050a0a and its complement is written and read. Then an address boundary test is performed.
- 5 System level initialization sets up the system for running compiled C code. BSS is cleared. The dynamic data section is relocated from ROM to its linked address space starting at 0x2000. The RAM-based interrupt vector table is initialized. The interrupt prefix is changed to point to the RAM-based interrupt table at 0x00000000. The stack is initialized at 0xFFF8. All interrupt vectors in the interrupt vector table are initialized to use the unexpected interrupt handler. This handler prints the message "Unexpected Interrupt" and restarts the monitor. Masking of interrupts is reinforced. The memory parameters for system memory management (e.g., Malloc) are initialized. If PowerUpDiags is set, the C code power-up tests are run. The EEPROM test is run, and if IsModConfig is set, the PCI bus is configured (see Table 8-1).

## **Monitor:** Power-up/Reset Sequence

6 The countdown to autoboot begins if a boot device (BootDev) is specified. If you allow the countdown finish, the selected device is booted. Reference page 8-7 for booting from specific devices using the boot commands.

If you cancel configuration before the autoboot begins, the board is configured with the default nonvolatile configuration, which is summarized in Table 8-1. The configuration groups may be accessed with the NVRAM commands described on page 8-13.

Table 8-1: NVRAM Configuration Groups

| Fields:          | Purpose:                                                            | Factory<br>Default:         | Optional Values:                                       |
|------------------|---------------------------------------------------------------------|-----------------------------|--------------------------------------------------------|
| Console and Down | load                                                                |                             |                                                        |
| Port             | Selects communications port.                                        | A (Console)<br>B (Download) | (A, B)                                                 |
| Baud             | Selects baud rate.                                                  | 9600                        |                                                        |
| Parity           | Selects parity type.                                                | None                        | (Even, Odd, None, Force)                               |
| Data             | Selects the number of data bits for transfer.                       | 8-Bits                      | (5-Bits, 6-Bits, 7-Bits, 8-Bits)                       |
| StopBits         | Selects the number of stop bits for transfer.                       | 1-Bit                       | (1-Bit, 2-Bits)                                        |
| ChBaudOnBreak    | Break character causes baud rate change.                            | False                       | (True, False)                                          |
| RstOnBreak       | Break character causes reset (Download).                            | False                       | (True, False)                                          |
| Cache            |                                                                     |                             |                                                        |
| InstrCache       | Turn instruction cache on or off.                                   | On                          | (On, Off)                                              |
| DataCache        | Turn data cache on or off.                                          | Off                         | (On, Off)                                              |
| CacheMode        | Select cache mode type.                                             | Writethru                   | (Copyback, Writethru)                                  |
| Misc             |                                                                     | ·                           |                                                        |
| PowerUpMemClr    | Clear memory on power-up.                                           | True                        | (True, False)                                          |
| ClrMemOnReset    | Clear memory on reset.                                              | False                       | (True, False)                                          |
| PowerUpDiags     | Run diagnostics on power-up.                                        | On                          | (On, Off)                                              |
| ResetDiags       | Run diagnostics on reset.                                           | Off                         | (On, Off)                                              |
| Bus Monitor      | Turn bus monitor on or off.                                         | Off                         | (On, Off)                                              |
|                  | <b>NOTE:</b> Do not change this default setting.                    |                             |                                                        |
| CountValue       | Choose shortest (0) to longest (7) duration for autoboot countdown. | 7                           | (0, 1, 2, 3, 4, 5, 6, 7)                               |
| DoModConfig      | Module configuration. Sets the PlxBReqTmr and PlxPciRetTmr values.  | True                        | (True, False) <sup>1</sup>                             |
| PlxBReqTmr       | Select value of BReq timer in PLX register 0x94.                    | 1                           | (0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15) |
| PlxPciRetTmr     | Select value of PCI target retry delay in PLX register 0x98.        | 15                          | (0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15) |
| BootParams       | <del>-</del>                                                        | +                           |                                                        |
| BootDev          | Select boot device.                                                 | EPROM                       | (None, Serial, ROM, Bus, EPROM)                        |
| LoadAddress      | Define load address.                                                | 0x40000                     |                                                        |

## **Monitor:** Power-up/Reset Sequence

| Fields:                   | Purpose:                  | Factory<br>Default: | Optional Values:                                                                                                                                                                                                                                              |
|---------------------------|---------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RomBase                   | Define ROM base.          | 0xfff30000          | This field is used only when BootDev is defined as ROM.                                                                                                                                                                                                       |
| RomSize                   | Define ROM size.          | 0x40000             | This field is used only when BootDev is defined as ROM.                                                                                                                                                                                                       |
| DevType                   | Define device type.       | 0                   | Whether you use this field depends on the application. When BootDev is defined as Bus or ROM, DevType refers to a device type. When BootDev is defined as Serial, DevType selects a download format (0 for hex-Intel, 1 for S-records, 2 for Emerson binary). |
| DevNumber                 | Define device number.     | 0                   | Whether you use this field depends on the application.                                                                                                                                                                                                        |
| ClrMemOnBoot              | Clear memory on boot.     | False               | (True, False)                                                                                                                                                                                                                                                 |
| HaltOnFailure             | Halt if a failure occurs. | False               | (True, False)                                                                                                                                                                                                                                                 |
| HardwareConfig            | <u> </u>                  | 1                   |                                                                                                                                                                                                                                                               |
| DRAMSize <sup>2</sup>     |                           | 16MEG               | (16MEG)                                                                                                                                                                                                                                                       |
| NVMemSize <sup>2</sup>    |                           | 2K Bytes            | (2K Bytes)                                                                                                                                                                                                                                                    |
| FlashSize <sup>2</sup>    |                           | None                | (None, 4MB))                                                                                                                                                                                                                                                  |
| MpuType <sup>2</sup>      |                           | MPC860              | (MPC860, MPC860P)                                                                                                                                                                                                                                             |
| MmuType <sup>2</sup> _    |                           | MPC860              | (MPC860, MPC860P)                                                                                                                                                                                                                                             |
| CacheType <sup>2</sup>    |                           | MPC860              | (MPC860, MPC860P)                                                                                                                                                                                                                                             |
| FpuType <sup>2</sup>      |                           | None                | (None, None)                                                                                                                                                                                                                                                  |
| DmaType <sup>2</sup>      |                           | None                | (None)                                                                                                                                                                                                                                                        |
| MemExp <sup>2</sup>       |                           | None                | (None)                                                                                                                                                                                                                                                        |
| EthType <sup>2</sup>      |                           | None                | (None)                                                                                                                                                                                                                                                        |
| ScsiType <sup>2</sup>     |                           | None                | (None)                                                                                                                                                                                                                                                        |
| Manufacturing, Te         | st/Services               |                     |                                                                                                                                                                                                                                                               |
| Model <sup>2</sup>        |                           | PmT1 and PmE1       |                                                                                                                                                                                                                                                               |
| ShipDate <sup>3</sup>     |                           | Unknown             |                                                                                                                                                                                                                                                               |
| ManufPartNum <sup>3</sup> |                           | Unknown             |                                                                                                                                                                                                                                                               |
| WorkOrderNum <sup>3</sup> |                           | Unknown             |                                                                                                                                                                                                                                                               |
| SerNumber <sup>3</sup>    |                           | 0                   |                                                                                                                                                                                                                                                               |
| RevLev <sup>3</sup>       |                           | 0                   |                                                                                                                                                                                                                                                               |

- 1. DoModConfig must be set to False in Solaris hosts.
- 2. These values are set by software.
- 3. These values are entered in the Test Services department.

#### START-UP DISPLAY

At power-up or after a reset, the monitor runs diagnostics and reports the results in the start-up display. The PmT1 and PmE1 displays have identical diagnostic reports.

Figure 8-1: Monitor Start-up Display



Note: The results of the power-up diagnostic tests are displayed at power-up or after a reset. A failed memory test could indicate a hardware malfunction that should be reported to our Technical Support department at http://www.emersonembeddedcomputing.com/contact/postsalessupport.htm on the internet or send e-mail to support@artesyncp.com.

At power-up and reset, the monitor configures the board according to the contents of non-volatile configuration memory. If the configuration indicates that an autoboot device has been selected, the monitor attempts to load an application program from the specified device. You can prevent the board from booting the OS if any of the power-up tests fail by setting the NVRAM configuration parameter HaltOnFailure (see Table 8-1 and page 8-13).

## **Monitor:** Command-line History

You can cancel both the nonvolatile configuration sequence and the autoboot sequence by pressing the **H** key on the console keyboard before the boot ends. The monitor is then in a "manual" mode from which you can execute commands and call functions. The monitor also enters manual mode if the autoboot fails. Instructions for downloading and executing remote programs are given in the command reference and function reference.

The monitor provides a command-line interface that includes a command history and a *vilike* line editor. The command-line interface has two modes: insert text mode and command mode. In insert text mode you can type text on the command line. In command mode you can move the cursor along the command line and modify commands. Each new line is brought up in insert text mode.

### **COMMAND-LINE HISTORY**

The monitor maintains a history of up to 50 command lines for reuse. Press the <ESC> key from the command line to access the history.

- **k or -:** Move backward in the command history to access a previous command.
- **jor +:** Move forward in the command history to access a subsequent command.

## **COMMAND-LINE EDITOR**

The command-line editor uses typical UNIX® vi editing commands.

- <help editor>: To access an on-line description of the editor, type help editor or h editor.
  - **<ESC>:** To exit Entry mode and start the editor, press **<ESC>**. You can use most common *vi* commands, such as **x**, **i**, **a**, **A**, **\$**, **w**, **cw**, **dw**, **r**, and **e**.
    - **<cr>:** To execute the current command and exit the editor, press Enter or Return.
  - **<DEL>**: To discard an entire line and create a new command line, press **<DEL>** at any time.
  - a or A: Append text on the command line.
  - ior I: Insert text on the command line.
  - x or X: Delete a single character.
    - r: Replace a single character.
    - w: Move the cursor to the next word.
    - **c:** Change. Use additional commands with **c** to change words or groups of words, as shown below.
  - cw or cW: Change a word after the cursor (capital W ignores punctuation).

## **Monitor:** Initializing Memory

ce or cE: Change text to the end of a word (capital Eignores punctuation).

cb or cB: Change the word before the cursor (capital B ignores punctuation).

**cs:** Change text from the cursor to the end of the line.

**d:** Delete. Use additional commands with **d** to delete words or groups of words, as shown below.

dw or dW: Delete a word after the cursor (capital W ignores punctuation).

de or dE: Delete to the end of a word (capital Eignores punctuation).

**db** or **dB**: Delete the word before the cursor (capital B ignores punctuation).

ds: Delete text from the cursor to the end of the line.

## **INITIALIZING MEMORY**

The monitor uses the area between  $0000,0000_{16}$  and  $0001,0000_{16}$  for interrupt vector, stack, data, and bss space. Any *writes* to that area can cause unpredictable operation of the monitor. The monitor initializes all local memory on power-up and/or on reset, depending on the configuration of nonvolatile memory. The monitor initializes (i.e., writes to) this area, but it is left up to the programmer to initialize any other accessible memory areas, such as off-card or module memory.

#### **COMMAND SYNTAX**

Each command may be typed with the shortest number of characters that uniquely identify the command. For example, you can type **nvd** instead of **nvdisplay**. (There is no distinction between uppercase and lowercase.) Note, however, that abbreviated command names cannot be used with on-line help; you must type **help** and the full command name. Press Enter or Return (carriage return <cr>) to execute a command.

- The command line accepts three argument formats: string, numeric, and symbolic. Arguments to commands must be separated by spaces.
- Monitor commands that expect numeric arguments assume a default base for each argument. However, the base can be altered or specified by entering a colon (:) followed by the base as in the following examples.

1234ABCD:16 hexadecimal 123456789:10 decimal 101010:2 binary

## **Monitor:** Initializing Memory

## INITIALIZING MEMORY

The monitor uses the area between  $0000,0000_{16}$  and  $0001,0000_{16}$  for interrupt vector, stack, data, and bss space. Any writes to that area can cause unpredictable operation of the monitor. The monitor initializes all local memory on power-up and/or on reset, depending on the configuration of nonvolatile memory. The monitor initializes (i.e., writes to) this area, but it is left up to the programmer to initialize any other accessible memory areas, such as off-card or module memory.

### COMMAND SYNTAX

Each command may be typed with the shortest number of characters that uniquely identify the command. For example, you can type **nvd** instead of **nvdisplay**. (There is no distinction between uppercase and lowercase.) However, note that abbreviated command names cannot be used with on-line help; you must type help and the full command name. Press Enter or Return (carriage return <cr>) to execute a command.

- The command line accepts three argument formats: string, numeric, and symbolic. Arguments to commands must be separated by spaces.
- Monitor commands that expect numeric arguments assume a default base for each argument. However, the base can be altered or specified by entering a colon (:) followed by the base. See the following examples.

## Typographic Conventions

In the following command descriptions, Courier font is used to show the command format. Italic type indicates a field or argument that requires input.

### **BOOT COMMANDS**

### bootbus

is an autoboot device that allows you to boot an application program over a bus interface. This command is used for fast downloads to reduce development time.

## Definition: bootbus

**bootbus** uses the "LoadAddress" field from the nonvolatile memory definitions group 'BootParams' (see Table 8-1) as the base address of a shared memory communications structure, described below:

```
Example: =>struct BusComStruct {
              unsigned long MagicLoc;
```

## **Monitor:** Boot Commands

```
unsigned long CallAddress:
};
```

The structure consists of two unsigned long locations. The first is used for synchronization, and the second is the entry address of the application.

The sequence of events used for loading an application is described below:

- The host board waits for the target (this board) to write the value 0x496d4f6b (character string "ImOk") to "MagicLoc" to show that the target is initialized and waiting for a download.
- 2 The host board downloads the application program over the bus, writes the application start address to "CallAddress," and then writes 0x596f4f6b (character string "YoOk") to "MagicLoc" to show that the application is ready for the target.
- 3 Target writes value 0x42796521 (character string "Bye!") to "MagicLoc" to show that the application was found. The target then calls the application at "CallAddress."

When the application is called, four parameters are passed to the application from the nonvolatile memory boot configuration section. The parameters are seen by the application as shown below:

```
Application (Device, Number, RomSize, RomBase)
unsigned char Device, Number;
unsigned long RomSize, RomBase;
```

These parameters allow multiple boards using the same facility to receive configuration information from the monitor.

Also refer to the function **BootUp** on page 8-37.

## booteprom

is an autoboot device that allows you to boot an application program from EPROM.

## **Description:** booteprom

In order for the monitor to jump to the start of the program, the following conditions must be met:

- The start of the program is at FFF4,0000<sub>16</sub>.
- The first long word of the EPROM image contains a branch link instruction of the form 0100,10xx,xxxx,xxxx,xxxx,xxxx,xxxx,xxx1<sub>2</sub>.

You can avoid jumping to an EPROM, even if a valid one is present, by changing the nonvolatile configuration parameter BootDev to something other than EPROM. The default setting is to run an EPROM (especially if NVRAM is trashed).

Also refer to the function **BootUp** on page 8-37.

## **Monitor:** Boot Commands

## bootrom

is an autoboot device that allows you to boot an application program from ROM. It copies code from ROM into RAM and then jumps to the RAM address. The ROM source address *RomBase*, the RAM destination address *LoadAddress*, and the number of bytes to copy *Rom-Size* are read from the nonvolatile memory group BootParams.

### Description: bootrom

When the application is called, two parameters are passed to the application from the non-volatile memory group BootParams. The parameters are seen by the application as shown below:

```
Application(Device, Number) unsigned char Device, Number;
```

There are no arguments for this command. The nonvolatile configuration is modified with the NVRAM commands **nvdisplay** and **nvupdate**.

Also refer to the function **BootUp** on page 8-37.

## bootserial

is an autoboot device that allows you to boot an application program from a serial port.

## **Description:** bootserial

It determines the format of the download and the entry execution address of the downloaded application from the *LoadAddress* and *DevType* fields in the nonvolatile memory group BootParams. The *DevType* field selects one of the download formats specified below:

#### Table 8-2: Device Download Format

| Device Type:  | Download Format:                              |
|---------------|-----------------------------------------------|
| INT_MCS86 0   | Intel MCS-86 Hexadecimal Format               |
| MOT_EXORMAT 1 | Motorola Exormax Format (S0-S3,S7-S9 Records) |
| HK_BINARY 2   | Emerson Binary Format                         |

The nonvolatile configuration is modified with the NVRAM commands **nvdisplay** and **nvupdate**.

When the application is called, three parameters are passed to the application from the nonvolatile memory boot configuration section. The parameters are seen by the application as shown below:

```
Application (Number, RomSize, RomBase) unsigned char Number; unsigned long RomSize, RomBase;
```

These parameters allow multiple boards using the same facility to receive different configuration information from the monitor.

## **Monitor:** Help Commands

Also refer to the function **BootUp** on page 8-37.

## **HELP COMMANDS**

## help

Use the **help** command to view the description of the monitor command specified by *name*. The full name of the command must be given.

Description: help name

For instructions on editing command lines, type help editor.

For a list of command-line functions, type help functions.

For a detailed memory map, type help memmap.

## **MEMORY/REGISTER COMMANDS**

For some memory commands, the data size is determined by the following flags:

**Description:** The flag -b is for data in 8-bit bytes.

The flag -w is for data in 16-bit words.

The flag -l is for data in 32-bit long words.

## checksummem

reads *bytecount* bytes starting at address *source* and computes the checksum for that region of memory. The checksum is the 16-bit sum of the bytes in the memory block.

Description: checksummem source bytecount

### clearmem

clears bytecount bytes starting at address source.

Description: clearmem source bytecount

#### **cmpmem**

compares bytecount bytes at the source address with those at the destination address. Any differences are displayed.

Description: cmpmem source destination bytecount

## copymem

copies bytecount bytes from the source address to the destination address.

## **Monitor:** Memory/Register Commands

Description: copymem source destination bytecount

## displaymem

displays memory in 16-byte lines starting at address *startaddr*. The number of lines displayed is determined by *lines*. If the *lines* argument is not specified, sixteen lines of memory are shown. The data is displayed as hex character values on the left and printable ASCII equivalents on the right. Nonprintable ASCII characters are printed as a dot.

Description: displaymem startaddr lines

Press any key to interrupt the display. If the previous command was **displaymem**, pressing <cr> displays the next block of memory.

## fillmem

fills memory with value starting at address startaddr to address endaddr.

Description: fillmem -[b,w,l] value startaddr endaddr

For example, to fill the second megabyte of memory with the data 0x12345678 type:

=>fill -1 12345678 100000 200000

#### findmem

searches memory for a value from address *startaddr* to address *endaddr* for memory locations specified by the data *searchval*.

Description: findmem -[b,w,1] searchval startaddr endaddr

#### findnotmem

searches from address *startaddr* to address *endaddr* for memory locations that are different from the data specified by *searchval*.

**Description:** findnotmem -[b,w,1] searchval startaddr endaddr

#### findstr

searches from address *startaddr* to address *endaddr* for a string matching the data string *searchstr*.

Description: findstr searchstr startaddr endaddr

## readmem

reads a memory location specified by *address*. This command displays the data in hexadecimal, decimal, octal, and binary format.

**Description:** readmem -[b,w,1] address

## **Monitor:** Memory/Register Commands

#### setmem

allows memory locations to be modified starting at *address*. **setmem** first displays the value that was read. Then you can type new data for the value or leave the data unchanged by entering an empty line. If you press <cr> after the data, the address counts up. If you press <ESC> after the data, the address counts down. To quit this command type any illegal hex character (for example, "."[period]).

**Description:** setmem -[b,w,1] address

## swapmem

swaps bytecount bytes at the source address with those at the destination address.

Description: swapmem source destination bytecount

## testmem

performs a nondestructive memory test from *startaddr* to *endaddr*. If *endaddr* is zero, the address range is obtained from the functions **MemBase** and **MemTop**. The memory test can be interrupted by pressing any character.

This command can be used to verify memory (DRAM). It prints the progress of the test and summarizes the number of passes and failures.

Description: testmem startaddr endaddr

Also refer to the functions **MemBase** and **MemTop** in "Misc" Section.

#### um

performs a destructive memory test from <code>base\_addr</code> to <code>top\_addr</code>. This is done by first clearing all memory in the range specified, doing a rotating bit test at each location, and finally filling each data location with its own address. If <code>top\_addr</code> is zero, the address range is obtained from the functions <code>MemBase</code> and <code>MemTop</code>.

This command prints the progress of the test and summarizes the number of passes and failures. The memory test can be interrupted by pressing any character.

**Description:** um -[b,w,1] base\_addr top\_addr

Also refer to the functions **MemBase** and **MemTop** in "Misc" Section .

#### writemem

writes value to a memory location specified by address.

Description: writemem -[b,w,1] address value

#### writestr

writes the ASCII string specified by string to a memory location specified by address. The string must be enclosed in double quotes (" ").

Description: writestr "string" address

## **NVRAM COMMANDS**

The monitor uses the I<sup>2</sup>C EEPROM for nonvolatile memory. A memory map of the I<sup>2</sup>C EEPROM is given in Table 4-2 earlier in this manual. Portions of this nonvolatile memory are reserved for factory configuration and identification information and the monitor.

The nonvolatile memory support commands provide the interface to the I<sup>2</sup>C EEPROM. The nonvolatile commands deal only with the monitor- and Emerson-defined sections of the nonvolatile memory. The monitor-defined sections of nonvolatile memory are readable and writeable and can be modified by the monitor.

## nvdisplay

is used to display the Emerson-defined and monitor-defined nonvolatile sections. The nonvolatile memory configuration information is used to completely configure the PmT1 and PmE1 modules at reset. The utility command configboard can also be used to reconfigure the board after modifications to the nonvolatile memory.

## **Description:** nvdisplay

The configuration values are displayed in groups. Each group has a number of fields. Each field is displayed as a hexadecimal or decimal number, or as a list of legal values.

To display the next group, press <space> or <cr>.

To edit fields within the displayed group, press **E**.

To quit the display, press <ESC> or Q.

To save the changes, type the command **nvupdate**.

To quit without saving the changes, type the command **nvopen**.

Table 8-1 shows all the groups and fields you can edit when you use the **nvdisplay** command.

## **Example:**

1 At the monitor prompt, type:

=>nvdisplay

2 Press <cr> until the group you want to modify is displayed. An example for the group "Console" is shown below.

```
Group 'Console'
PortA(A, B)
Baud9600
ParityNone (Even, Odd, None, Force)
Data8-bits(5-Bits, 6-Bits, 7-Bits, 8-Bits)
StopBits2-bits(1-Bit, 2-Bits)
ChBaudOnBreakFalse(False, True)
RstOnBreakFalse(False, True)
[SP, CR to continue] or [E, e to Edit]
```

- 3 Press E to edit the group.
- Press <cr> until the field you want to change is displayed.
- Type a new value. For most fields, legal options are displayed in parentheses.
- Press <ESC> or Q to quit the display.
- Type **nvupdate** to save the new value or **nvopen** to cancel the change by reading the old value.

### nvinit

is used to initialize the nonvolatile memory to the default state defined by the monitor. First nyinit clears the memory and then writes the Emerson and monitor data back to the EEPROM.

Description: nvinit sernum "revlev" ecolev writes

Caution: nvinit clears any values you have changed from the default. Use nvinit only if the nonvolatile configuration data structures might be in an unknown state and you must

return them to a known state.

serial number sernum revision level revlev ecolev standard ECO level

> the number of writes to nonvolatile memory writes

## nvopen

reads and checks the monitor and Emerson-defined sections. If the nonvolatile sections are not valid, an error message is displayed.

Description: nvopen

#### nvset

is used to modify the Emerson-defined and monitor-defined nonvolatile sections.

#### Description: nvset group field value

To modify the list with the **nvset** command, you must specify the group and field to be modified and the new value. The group, field, and value can be abbreviated, as in the examples below:

Example: =>nvset console port A

=>nvset con dat 6

## nvupdate

attempts to write the Emerson- and monitor-defined nonvolatile sections back to the EEPROM. First the data is verified, and then it is written to the device. The write is verified and all errors are reported.

## **Description:** nvupdate

## **Configuring the Default Boot Device**

The default boot device is defined in the nonvolatile memory group BootParams, in the field BootDev. When the PmT1 and PmE1 is reset or powered up, the monitor checks this field and attempts to boot from the specified device.

The fields in the 'BootParams' group have different meanings for each device. For example, "DevType" values are not used for Bus devices, but are used by Serial devices to select the format for downloading.

Currently, the monitor supports Serial, ROM, and Bus as standard. If you edit the BootDev field and define a device that is unsupported on your board, the monitor will display the message:

Unknown boot device

Defining BootDev as Serial calls the command bootserial, defining BootDev as ROM calls the command **bootrom**, and defining *BootDev* as Bus calls the command **bootbus**. See the "Boot Commands" Section for details on these commands.

Example: In this example, nvdisplay and nvupdate are used to change the default boot device from the bus to the ROM. The changes are made to the BootParams group.

1 At the monitor prompt, type:

=>nvdisplay

2 Press <cr> until the BootParams group is displayed.

Group 'BootParams' BootDevBus (None, Serial, ROM, Bus, EPROM) LoadAddress0x40000 ROMBase0xfff30000 ROMSize0x40000 DevType0

```
DevNumber0
ClrMemOnBootFalse(False, True)
[SP, CR to continue] or [E, e to Edit]
```

- 3 Press E to edit the group.
- 4 Press <cr> until the BootDev field is displayed.
- 5 Type the new value ROM.
- 6 Press <cr> to display the LoadAddress field.
- 7 Type the address where execution begins.
- 8 Press <cr> to display the ROMBase field.
- 9 Type the ROM base address.
- 10 Press <cr> to display the ROMSize field.
- 11 Type the ROM size.
- 12 Press <ESC> or Q to quit the display.
- 13 Type **nvupdate** to save the new values.

## **Example:** In this example, **nvdisplay** and **nvupdate** are used to change the default boot device from the bus to the serial port. The changes are made to the BootParams group.

- 1 At the monitor prompt, type:
  - =>nvdisplay
- 2 Press <cr> until the BootParams group is displayed.
- 3 Press E to edit the group.
- 4 Press <cr> until the BootDev field is displayed.
- 5 Type the new value Serial.
- 6 Press <cr> until the DevType field is displayed.
- 7 Type the new value for *DevType*; for example, 2 selects downloads in Emerson binary format.
- 8 Edit any other fields you want to modify. Whether you use the *DevType* and *DevNumber* fields depends on the application.
- 9 Press <ESC> or Q to quit the display.
- 10 Type nyupdate to save the new values.

## **Monitor:** Power-up Diagnostic/Test Commands

## POWER-UP DIAGNOSTIC/TEST COMMANDS

The following on-card functional tests are available to be run at any time, including power-up and reset. The nonvolatile configuration memory can be used to enable or disable the execution of these tests on power-up and reset (see the **nvdisplay** command's Misc group in Table 8-1).

The results of the tests are stored at an offset of 0x60 in the I<sup>2</sup>C EEPROM. To read the PASS/FAIL flags, do four byte reads from the EEPROM at 0x60, 0x61, 0x62, and 0x63. The byte at 0x60 should contain the magic number 0xa5 indicating that the device is functional and that PASS/FAIL reporting is supported. The values for the long word when a failure occurs are listed in Table 8-3.

Table 8-3: NVRAM Power-up Diagnostic PASS/FAIL Flags

| Test:         | Value Read on Failure: |
|---------------|------------------------|
| Serial        | 0xa5000001             |
| Counter/Timer | 0xa5000002             |
| Cache         | 0xa5000010             |
| EEPROM        | 0xa5000020             |

The power-up PASS/FAIL flags are also written to PLX Mailbox 0. The module writes the progress and PASS/FAIL status of each of its power-up tests to PCI so that the baseboard can determine the power-up status of the module and proceed accordingly. At the conclusion of power-up, the same magic number (0xa5) used in the NVRAM PASS/FAIL flags is written to the least significant bit (LSB) of PLX Mailbox 0. The PLX Mailbox 0 register can be polled until the magic number is displayed and then checked to see if there are any fail mask bits set. The following bits in Table 8-4 are used to indicate the power-up test sequence and failure.

Table 8-4: PLX Mailbox 0 Sequence and Fail Mask Bits

| Power-up Test:     | Sequence Bit: | Fail Mask Bit: |  |
|--------------------|---------------|----------------|--|
| Counter/Timer      | 0x02000000    | 0x00000002     |  |
| Cache              | 0x05000000    | 0x00000010     |  |
| EEPROM             | 0x06000000    | 0x00000020     |  |
| Parity DRAM Memory | 0x0A000000    | 0x00000200     |  |
| Data DRAM Memory   | 0x0B000000    | 0x00000400     |  |

For example, if the module had a memory failure, the PLX Mailbox 0 register would contain 0x0B000400. For parity and DRAM failures, the same register would contain 0x0A000600. The magic number 0xa5 will not be in the LSB of the PLX Mailbox 0 register because if a memory error is encountered, then the debug monitor is entered. If all power-up tests pass, the PLX Mailbox 0 will be 0xA5000000.

### cachetest

tests the operation of the data cache. The test writes a word to every cache line and verifies that the data was written into the data cache and not into DRAM.

Description: cachetest

## eepromtest

checks the interface to the I<sup>2</sup>C EEPROM by writing a byte to the device, and then reading it back and verifying the data.

**Description:** eepromtest

#### memtest

performs an address boundary test throughout all of DRAM. The test first clears all of memory by writing zeros. The test then performs a rotating bit test on each address boundary and writes the test address as data to the test address location. The test finishes by verifying each address location contains its address as data. Any failure during the **memtest** causes an error message to be displayed and the debug monitor is entered. The debug monitor does not require RAM to execute.

**Description:** memtest

## REMOTE HOST COMMANDS

The monitor commands **transmode**, **download**, and **call** are used for downloading applications and data in hex-Intel format, S-record format, or binary format.

Hex-Intel and S-record are common formats for representing binary object code as ASCII for reliable and manageable file downloads. Both formats send data in blocks called records, which are ASCII strings. Records may be separated by any ASCII characters except for the start-of-record characters—"S" for S-records and ":" for hex-Intel records. In practice, records are usually separated by a convenient number of carriage returns, linefeeds, or nulls to separate the records in a file and make them easily distinguishable by humans.

All records contain fields for the length of the record, the data in the record, and some kind of checksum. Some records also contain an address field. Most software requires the hexadecimal characters that make up a record to be in uppercase only.

**transmode** stands for "transparent mode," which means that the console port is connected to the download port via software. In this mode, a terminal connected to the console port can communicate with a host connected to the download port through the PmT1 and PmE1 as though they were transparent. This allows you to edit your source code, recom-

pile, initiate and complete the download, and return to the monitor, all from one terminal. This is convenient for downloading, because a single control sequence issues a carriage return to the host and issues a **download** command to the PmT1 and PmE1.

#### call

allows execution of a program after a download from one of the board's interfaces. This command allows up to eight arguments to be passed to the called *address* from the command line. Arguments can be symbolic, numeric, characters, flags, or strings. The default numeric base is hexadecimal.

If the application wants to return to the monitor, it should save and restore the processor registers. Also, it is important that special-purpose registers remain unchanged.

Description: call address arg0 arg1 arg2 arg3 arg4 arg5 arg6 arg7

## download

provides a serial download from a host computer to the board.

**Description:** download -[b,h,m] address

**download** uses binary, hex-Intel, or Motorola S-record format, as specified by the following flags:

Definition: -b binary

(address not used)

-h hex-Intel

(load address in memory = address + record address)

-m Motorola S-record

(load address in memory = address + record address)

If no flag is specified, the default format is hex-Intel.

Refer to page 8-20 for an example of how to configure the download port using NVRAM commands. "Binary Download Format" Section, "Hex-Intel Format" Section, and "Motorola S-record Format" Section describe the download formats in detail.

## **Binary Download Format**

The binary download format consists of two parts:

- Magic number (0x12345670) + number of sections
- Information for each section including: the load address (unsigned long), the section size (unsigned long), a checksum (unsigned long) that is the long word sum of the memory bytes of the data section.

Note: If you download from a UNIX host in binary format, be sure to disable the host from mapping <cr> to <cr-lf>. The download port is specified in the nonvolatile memory configuration.

## transmode

provides an interface to UNIX® through the board by connecting the console to a download port. A null modem cable might be necessary for the connection.

## **Description:** transmode

Several key sequences are used to leave transparent mode and to initiate a download:

| CTRL-@-RETURN | Download S-record          |
|---------------|----------------------------|
| CTRL-@-h      | Download hex-Intel         |
| CTRL-@-m      | Download Motorola S-record |

CTRL-@-b Download binary
CTRL-@-ESC Return to monitor

This command uses software FIFOs to buffer characters between the two systems. This seems to work reasonably well for most processors, but can lose characters if large numbers of characters are displayed. In general, the only complete solution is to use serial interrupts rather than polling. Since this is not likely to happen, be aware that the **transmode** command will allow execution of commands without problems, but may have problems if text editing is attempted.

## **Example:** If the host is a UNIX system and you have a hex-Intel file called 'foo.hex' in a directory 'foodir' to download, you can use the following sequence:

## **Configuring the Download Port**

In this example, the NVRAM command **nvdisplay** changes fields in the Download group, which contains fields for port selection, baud rate, parity, number of data bits, and number of stop bits:

Note: A cable reverser might be necessary for the connection

1 At the monitor prompt, type:

```
=>nvdisplay
```

2 Press <cr> until the Download group is displayed.

- 3 Press E to edit the group.
- 4 Press <cr> until the Baud field is displayed.
- 5 Type a new value.
- 6 Change other fields in the same way.
- 7 <cr> over all fields whether you edit them or not, until the monitor prompt reappears.
- 8 Type **nvupdate** to save the new value.

## **Hex-Intel Format**

Hex-Intel format supports addresses up to 20 bits (one megabyte). This format sends a 20-bit absolute address as two (possibly overlapping) 16-bit values. The least significant 16 bits of the address constitute the offset, and the most significant 16 bits constitute the segment. Segments can only indicate a paragraph, which is a 16-byte boundary. Stated in C, for example:

```
address = (segment << 4) + offset;
Or
segment (ssss) + offset (oooo) = address (aaaaa)</pre>
```

For addresses with fewer than 16 bits, the segment portion of the address is unnecessary. The hex-Intel checksum is a two's complement checksum of all data in the record except for the initial colon (:). In other words, if you add all the data bytes in the record, including the checksum itself, the lower eight bits of the result will be zero if the record was received correctly.

Four types of records are used for hex-Intel format: extended address record, data record, optional start address record, and end-of-file record. A file composed of hex-Intel records must end with a single end-of-file record.

### Extended Address Record

```
:02000002sssscs
:is the record start character.
02is the record length.
0000is the load address field, always 0000.
02 is the record type.
ssssis the segment address field.
csis the checksum.
```

The extended address record is the upper sixteen bits of the 20-bit address. The segment value is assumed to be zero unless one of these records sets it to something else. When such a record is encountered, the value it holds is added to the subsequent offsets until the next extended address record.

Here, the first 02 is the byte count (only the data in the ssss field is  $^3$ counted). 0000 is the address field; in this record the address field is meaningless, so it is always 0000. The second 02 is the record type; in this case, an extended address record. cs is the checksum of all the fields except the initial colon.

## **Example:** =>:020000020020DC

In this example, the segment address is  $0020_{16}$ . This means that all subsequent data record addresses should have  $200_{16}$  added to their addresses to determine the absolute load address.

## **Data Record**

```
:11aaaa00d1d2d3...dncs

:is the record start character.

11is the record length.

aaaais the load address. This is the load address of the first data byte in the record (d1) relative to the current segment, if any.

00is the record type.

d1...dnare data bytes.

csis the checksum.
```

## **Example:** =>:0400100050D55ADF8E

In this example, there are four data bytes in the record. They are loaded to address  $10_{16}$ ; if any segment value was previously specified, it is added to the address.  $50_{16}$  is loaded to address  $10_{16}$ ,  $D5_{16}$  to address  $11_{16}$ ,  $5A_{16}$  to address  $12_{16}$ , and  $DF_{16}$  to address  $13_{16}$ . The checksum is  $8E_{16}$ .

```
Start Address Record
:04000003ssssooocs
:is the record start character.
04is the record length.
0000is the load address field, always 0000.
03is the record type.
ssssis the start address segment.
oooois the start address offset.
csis the checksum.
```

## **Example:** =>:040000035162000541

In this example, the start address segment is  $5162_{16}$ , and the start address offset is  $0005_{16}$ , so the absolute start address is  $51625_{16}$ .

## **End-of-file Record**

```
00000001FF
:is the record start character.
00is the record length.
0000is the load address field, always 0000.
```

```
Olis the record type. FFis the checksum.
```

This is the end-of-file record, which must be the last record in the file. It is the same for all output files.

## **Example:** Complete Hex-Intel File

```
=>:080000002082E446A80A6CCE40
:020000020001FB
:08000000D0ED0A2744617EFFE8
:040000300010002F6
:004003000902BB4FD60
:00000001FF
```

Here is a line-by-line explanation of the example file:

```
=>:080000002082E446A80A6CCE40
loads byte 20<sub>16</sub> to address 00<sub>16</sub>
loads byte 82<sub>16</sub> to address 01<sub>16</sub>
loads byte E4<sub>16</sub> to address 02<sub>16</sub>
loads byte 46<sub>16</sub> to address 03<sub>16</sub>
loads byte 0A<sub>16</sub> to address 04<sub>16</sub>
loads byte 6C<sub>16</sub> to address 05<sub>16</sub>
loads byte 6C<sub>16</sub> to address 07<sub>16</sub>
```

sets the segment value to one, so  $10_{16}$  must be added to all subsequent load addresses.

```
=>:0800000000ED0A2744617EFFE8
loads byte DO<sub>16</sub> to address 10<sub>16</sub>
loads byte ED<sub>16</sub> to address 11<sub>16</sub>
loads byte 0A<sub>16</sub> to address 12<sub>16</sub>
loads byte 27<sub>16</sub> to address 13<sub>16</sub>
loads byte 44<sub>16</sub> to address 14<sub>16</sub>
loads byte 61<sub>16</sub> to address 15<sub>16</sub>
loads byte 7E<sub>16</sub> to address 16<sub>16</sub>
loads byte FF<sub>16</sub> to address 17<sub>16</sub>
=>:0400000300010002F6
```

indicates that the start address segment value is one, and the start address offset value is 2, so the absolute start address is  $12_{16}$ .

```
=>:04003000902BB4FD60
loads byte 90<sub>16</sub> to address 40<sub>16</sub>
loads byte 2B<sub>16</sub> to address 41<sub>16</sub>
loads byte B4<sub>16</sub> to address 42<sub>16</sub>
loads byte FD<sub>16</sub> to address 43<sub>16</sub>
=>:00000001FF
```

## **Motorola S-record Format**

terminates the file.

S-records are named for the ASCII character "S," which is used for the first character in each record. After the "S" character is another character that indicates the record type. Valid types are 0, 1, 2, 3, 5, 7, 8, and 9. After the type character is a sequence of characters that represent the length of the record, and possibly the address. The rest of the record is filled out with data and a checksum.

The checksum is the one's complement of the 8-bit sum of the binary representation of all elements of the record except the S and the record type character. In other words, if you sum all the bytes of a record except for the S and the character immediately following it with the checksum itself, you should get FF<sub>16</sub> for a proper record.

## **S0-records (User Defined)**

```
S0nnd1d2d3...dncs
```

#### Where:

so indicates the record type

nn is the count of data and checksum bytes

d1...dn are the data bytes

is the checksum

0 records are optional, and can contain any user-defined data.

#### **Example:** =>\$008763330627567736D

In this example, the length of the field is 8, and the data characters are the ASCII representation of "v30bugs." The checksum is  $6D_{16}$ .

## S1-S2-and S3-records (Data Records)

S1nnaaaad1d2d3...dncs S2nnaaaaaad1d2d3...dncs S3nnaaaaaaaad1d2d3...dncs

## Where:

S1 indicates the record type

nn is the count of data and checksum bytes

a...a are the data bytescs is the checksum

These are data records. They differ only in that S1-records have 16-bit addresses, S2-records have 24-bit addresses, and S3-records have 32-bit addresses.

## **Example:** =>\$10801A00030FFDC95B6

In this example, the bytes  $00_{16}$ ,  $30_{16}$ ,  $FF_{16}$ ,  $DC_{16}$ , and  $95_{16}$  are loaded into memory starting at address  $01A0_{16}$ .

```
=>S30B30000000FFFF5555AAAAD3
```

In this example, the bytes  $FF_{16}$ ,  $FF_{16}$ ,  $55_{16}$ ,  $55_{16}$ ,  $AA_{16}$ , and  $AA_{16}$  are loaded into memory starting at address  $3000,0000_{16}$ . Note that this address requires an S3-record because the address is too big to fit into the address range of an S1-record or S2-record.

## S5-records (Data Count Records)

S5nnd1d2d3...dncs

#### Where:

s5 indicates the record type

nn is the count of data and checksum bytes

are the data bytes are the checksum

S5-records are optional. When they are used, there can be only one per file. If an S5-record is included, it is a count of the S1-, S2-, and S3-records in the file. Other types of records are not counted in the S5-record.

#### **Example:** =>\$5030343B6

In this example, the number of bytes is 3, the checksum is  $B6_{16}$ , and the count of the S1-records, S2-records, and S3-records in the file is  $343_{16}$ .

## S7-S8-and S9-records (Termination and Start Address Records)

S705aaaaaaaacs S804aaaaaacs S903aaaacs

#### Where:

S7, S8, or S9 indicates the record type

05, 04, 03 count of address digits and the cs field a...a is a 4-, 6-, or 8-digit address field

cs is the checksum

These are trailing records. There can be only one trailing record per file, and it must be the last record in the output file. Included in the data for this record is the initial start address for the downloaded code.

## **Example:** =>s903003cc0

In this example, the start address is  $3C_{16}$ .

=>S8048000007B

In this example, the start address is 800000<sub>16</sub>.

## **Example:** Complete S-record File

=>S0097A65726F6A756D707A S10F00000000100000000084EFAFFFE93 S5030001FB S9030008F4

Here is a line-by-line explanation of the example file:

S0097A65726F6A756D707A contains the ASCII representation of the string "zerojump."

=\$10F00000000100000000084EFAFFFE93 loads the following data to the following addresses:

byte 00<sub>16</sub> to address 00<sub>16</sub>

byte 00<sub>16</sub> to address 01<sub>16</sub>

byte 10<sub>16</sub> to address 02<sub>16</sub>

byte 00<sub>16</sub> to address 03<sub>16</sub>

byte 00<sub>16</sub> to address 04<sub>16</sub>

byte 00<sub>16</sub> to address 05<sub>16</sub>

byte 00<sub>16</sub> to address 06<sub>16</sub>

byte 08<sub>16</sub> to address 07<sub>16</sub>

byte 4E<sub>16</sub> to address 08<sub>16</sub>

## **Monitor:** Utilities

byte FA<sub>16</sub> to address 09<sub>16</sub>

byte FF<sub>16</sub> to address 0A<sub>16</sub>

byte FE<sub>16</sub> to address 0B<sub>16</sub>

S5030001FB indicates that only one S1-record, S2-record, or S3-record was sent.

S9030008F4 indicates that the start address is 00000008<sub>16</sub>.

## **UTILITIES**

## configboard

configures the board to the state specified by the nonvolatile memory configuration. This includes the serial ports, and processor caches, if necessary.

configboard can be used to reconfigure the board's various interfaces after modification of the nonvolatile memory configuration (using **nvdisplay** or **nvset**). This command accepts no parameters.

Definition: configboard

## ARITHMETIC COMMANDS

## add

adds two integers in decimal (the default), binary, octal, or hexadecimal.

The default numeric base is decimal. Specify hexadecimal by typing ":16" at the end of the value, octal by typing ":8" or binary by typing ":2." The result of the operation is displayed in hex, decimal, octal, and binary.

Definition: add number1 number2

## div

divides two integers in decimal (the default), binary, octal, or hexadecimal. number1 is divided by *number2*. The command also checks the operation to avoid dividing by zero.

The default numeric base is decimal. Specify hex by typing ":16" at the end of the value, octal by typing ":8" or binary by typing ":2." The result of the operation is displayed in hex, decimal, octal, and binary.

Definition: div number1 number2

## **Monitor:** Errors and Screen Messages

#### mul

multiplies two integers in decimal (the default), binary, octal, or hexadecimal from the monitor.

The default numeric base is decimal. Specify hex by typing ":16" at the end of the value, octal by typing ":8" or binary by typing ":2." The result of the operation is displayed in hex, decimal, octal, and binary.

Definition: mul number1 number2

### rand

is a linear congruent random number generator that uses a function **Seed** and a variable *Value*. The random number returned is an unsigned long.

Definition: rand

#### sub

subtracts two integers in decimal (the default), binary, octal, or hexadecimal. *number2* is subtracted from *number1*.

The default numeric base is decimal. Specify hexadecimal by typing ":16" at the end of the value, octal by typing ":8" or binary by typing ":2." The result of the operation is displayed in hex, decimal, octal, and binary.

Definition: sub number1 number2

## **ERRORS AND SCREEN MESSAGES**

Most commands return an explanatory message for misspelled or mistyped commands, missing arguments, or invalid values. Table 8-5 lists errors that can be attributed to other causes, especially errors that indicate a problem in the nonvolatile memory configuration.

Some errors can be resolved by contacting Emerson Network Power, Embedded Computing Technical Support at http://www.emersonembeddedcomputing.com/contact/postsalessupport.html on the internet or send e-mail to support@artesyncp.com.

Table 8-5: Error and Screen Messages

| Message:                       | Source and Suggested Solution:                                                      |  |
|--------------------------------|-------------------------------------------------------------------------------------|--|
| Error while clearing NV memory | NV memory has become corrupted. Use the <b>nvinit</b>                               |  |
| Error while reading NV memory  | command to restore defaults. <sup>1</sup>                                           |  |
| Error while storing NV memory  |                                                                                     |  |
| Hit 'H' to skip auto-boot      | Consult the introduction to this chapter for information about power-up conditions. |  |

## **Monitor:** Monitor Function Reference

| Message:                                       | Source and Suggested Solution:                                                                                                                                                                                                         |
|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No help for                                    | The topic for help was misspelled or is not available. Check the spelling. If the topic was a command name, use the <b>help</b> command to check the spelling of the command. You must use the full command name, not an abbreviation. |
| Power-up Memory Test FAILED                    | A failed memory test could mean a hardware malfunction. <sup>1</sup>                                                                                                                                                                   |
| Unknown boot device                            | The boot device is invalid. Use <b>nvdisplay</b> to check and edit the 'BootParams' group, <i>BootDev</i> field. Save a new value with <b>nvupdate</b> .                                                                               |
| Unexpected Exception at                        | There are many possible sources for this error.                                                                                                                                                                                        |
|                                                | If the error is displayed during boot, it could mean that autoboot is enabled and invalid parameters are being used.                                                                                                                   |
|                                                | If the error is displayed at reset or power-up and autoboot is <i>not</i> enabled, report the error to Emerson Customer Support.                                                                                                       |
|                                                | If the error is displayed after a command has been executed, an attempt to perform an operation that causes an exception has probably been made.                                                                                       |
| Warning NV memory board initialization skipped | Only minimum configuration has been completed. The configuration data structures are invalid.                                                                                                                                          |
| Warning NV memory is invalid - using defaults  | Consult the introduction to this chapter for information about reset conditions.                                                                                                                                                       |

Contact/report the error to Emerson Network Power Customer Support at http://www.emersonembeddedcomputing.com/contact/postsalessupport.html on the Internet or send e-mail to support@artesyncp.com.

## **MONITOR FUNCTION REFERENCE**

The PmT1 and PmE1 monitor functions fall into three groups: PmT1 and PmE1-specific monitor functions, processor-specific functions, and standard Emerson monitor functions. In order to save space, associated functions have been combined in groups under a single function name. If you are looking for a function that is not listed by name in the following sections, refer to the index to locate the desired information.

The functions require spaces between the function name and its arguments. No parentheses or other punctuation is necessary.

Example: =>display a0000000

=>ConnectHandler f8 1000

## **Monitor:** PmT1 and PmE1-Specific Functions

Unlike the monitor commands, no argument checking takes place for functions that are called directly from the command line.

### PMT1 AND PME1-SPECIFIC FUNCTIONS

## ChangeBaud

```
ChangeBaud(Baud, Port)
struct SCCPort *Port;
int Baud:
ConfigSerDevs()
```

**Description:** The function **ChangeBaud** allows the baud rate for the port defined by Port to be modified to the value defined by Baud. This function accepts a selected number of values for the baud rate and will configure the port accordingly. It is the caller's responsibility to check if the terminal can support the specified baud rate.

> The ConfigSerDevs function uses the current definitions in the nonvolatile memory configuration to configure the serial ports. It is important that the configuration be valid when this function is called, or unpredictable behavior may result.

Both serial ports can be configured to use 5 to 8 data bits, 1 or 2 stop bits, the handshake control lines, and odd, even, or no parity.

### **EEPROMACC**

```
unsigned char EEPROMAcc(mode, offset, ch)
unsigned long mode, offset;
unsigned char ch;
```

**Description:** This function provides the physical interface to the board's nonvolatile memory device. The mode indicates one of four access types: READ, READ\_PROBE, WRITE, and WRITE\_PROBE. The probe mode was left for compatibility with earlier versions of the monitor. If *mode* is zero, a byte is read from nonvolatile memory. If mode is one, a byte is written to nonvolatile memory. The Offset indicates the byte location to be modified and assumes that nonvolatile memory is a linear array of memory locations. The last parameter *ch* is the character to be written. The number of bytes written to the device or the value read from the device is returned, depending on mode.

## getchar

```
getchar
putchar(c)
char c;
```

## **Monitor:** PmT1 and PmE1-Specific Functions

```
KBHit (void)
RKBHit()
TxMT()
RTxMT()
```

**Description:** These functions provide the low-level I/O necessary to read, write, and configure the MPC860P. These functions are used to interface to both the console and modem device specified by the argument Port.

> The **getchar** function reads a character from specified device *Port*. This function is also set up to check for a break and allows the monitor to perform functions like reset or baud changes when a break is detected.

The function **putchar** writes the character c to the specified device.

The functions KBHit and RKBHit poll the console and modem devices for available characters. If the receiver indicates a character is available, these functions return TRUE; otherwise, they return FALSE.

The functions TxMT and RTxMT poll the console and modem devices if the transmitter can accept more characters. If the transmitter indicates a character can be sent, these functions return TRUE; otherwise, they return FALSE.

## InitBoard

```
InitBoard()
ConfigCaches()
```

#### **Description:**

These functions provide initialization of the board's interfaces at various points in the monitor. Both these functions use the nonvolatile memory configuration to determine how to configure an interface, so the data structures must contain valid data before either of these functions are called.

The InitBoard function initializes the minimum set of hardware to the default state defined by the nonvolatile device structures. The hardware initializes the serial port.

The ConfigCaches function initializes the processor caches to be On or Off as defined by the nonvolatile memory configuration.

#### Misc

```
unsigned char *MemTop()
unsigned char *MemBase()
time_delay
IsPowerUp()
SetNotPowerUp()
```

## **Monitor:** PmT1 and PmE1-Specific Functions

## **Description:** This is a collection of miscellaneous board support functions.

The functions **MemTop** and **MemBase** are used to determine the addresses of the last and first long words in free memory. The size of DRAM is determined by the configuration register. The base of free memory is determined by the compiler-created variable End, which indicates the end of the monitor's bss section.

The time\_delay function provides a fixed delay for timing. As a delay generator, this function can be used to delay in increments of microseconds as specified by the MicroSec argument.

The **IsPowerUp** function determines if a power-up or reset just occurred.

The **SetNotPowerUp** function resets the power-up register.

## **NvHkOffset**

```
NvHkOffset()
NvMonOffset()
NvMonSize()
NvMonAddr()
```

**Description:** These functions allow the nonvolatile library functions to operate on the nonvolatile memory sections without actually compiling the board configuration files into the library.

> The **NvHkOffset** and **NvMonOffset** functions describe where in the nonvolatile memory device the Emerson- and monitor-defined data sections begin. In general, the Emersondefined data section and the monitor data section reside in the user-writeable section of the nonvolatile memory device. The returned value is the offset in bytes from the beginning of the device in which the section is loaded.

The functions NvMonSize and NvMonAddr return the size and location of the nonvolatile monitor configuration data structure. This again allows other monitor facilities and application programs to get at the monitor configuration structure without having to know too much about the monitor.

#### NvRamAcc

```
unsigned char NVRamAcc(Mode, Cnt, Val)
unsigned long Mode, Cnt;
unsigned char Val;
```

**Description:** NVRamAcc function provides access to the lower level utilities of the X24C16 device. The Mode indicates one of four access types: READ, READ\_PROBE, WRITE, and WRITE\_PROBE. If Mode is zero, a byte is read from nonvolatile memory. If Mode is one, a byte is written to nonvolatile memory.

## **Monitor:** MPC860P-Specific Functions

The Cnt indicates the byte location to be modified and assumes the nonvolatile memory is a linear array of memory locations. If there are gaps between bytes on the physical device, they are dealt with here. The last parameter Val is a pointer to the character location to be written.

This function returns the number of bytes written to the device or the value read from the device, depending on Mode. Only bytes that differ are written.

## SetUnExpIntFunct

```
SetUnExpIntFunct(Funct)
unsigned long Funct;
```

**Description:** If desired, a program can call the **SetUnExpIntFunct** function to attach its own interrupt handler to all unexpected interrupts. This function attaches the handler specified by Funct. The new interrupt handler must determine the source of the unexpected interrupt and remove it.

## MPC860P-SPECIFIC FUNCTIONS

## Cache

```
disable_dcache
disable_icache
enable_dcache
enable_icache
invalidate_dcache
invalidate_icache
```

**Description:** As the names indicate, these functions enable, disable, and flush the data and instruction caches. The **enable\_dcache** function enables the data cache in either copyback or writethrough mode. If mode is zero, copyback mode is selected. If mode is one, write-through mode is selected. The invalidate\_dcache function flushes all data cache lines and the invalidate\_icache function flushes all instruction cache lines.

## **Exceptions**

```
VecInit(void)
typedef unsigned long VECTORNUM;
typedef void *HANDLERPARM;
typedef void (*HANDLER) (VECTORNUM, ...); /* up to one (1)
optional parameter */
```

## **Monitor:** MPC860P-Specific Functions

```
typedef struct {
HANDLER handler;
HANDLERPARM parameter;
}HANDLERSTRUCT;
HANDLERSTRUCT ConnectHandler (unsigned long Vector,
HANDLER Handler)
ConnectHandler(Vector, Handler)
unsigned long Vector;
int (*Handler)();
DisConnectHandler (Vector)
unsigned long Vector;
probe(DirFlag, SizeFlag, Address, Data)
char DirFlag, SizeFlag;
unsigned long Address;
unsigned long Data;
```

Description: These functions are the MPC860P processor-specific functions that provide interrupt and exception handling support.

> The following table defines those exceptions which have interrupt vectors assigned to them by the monitor. When connecting an interrupt handler to these exceptions, the specified vectors must be used.

Table 8-6: Assigned Exception Vectors

| Vector: | Cause of Exception:                |
|---------|------------------------------------|
| 0x02    | Machine check                      |
| 0x06    | Alignment error                    |
| 0x09    | Decrementer interrupt              |
| 0x0c    | SYSCALL                            |
| 0x10    | Software emulation                 |
| 0x11    | Instruction TLB miss               |
| 0x12    | Data TLB miss                      |
| 0x13    | Instruction TLB error              |
| 0x14    | Data TLB error                     |
| 0x20    | Hardware interrupt level 0 (IRQ0*) |
| 0x21    | Software Interrupt level 0         |
| 0x22    | Hardware interrupt level 1 (IRQ1*) |
| 0x23    | Software Interrupt level 1         |
| 0x24    | Hardware interrupt level 2 (IRQ2*) |
| 0x25    | Software Interrupt level 2         |
| 0x26    | Hardware interrupt level 3 (IRQ3*) |

# **Monitor:** MPC860P-Specific Functions

| Vector: | Cause of Exception: (continued)    |
|---------|------------------------------------|
| 0x27    | Software Interrupt level 3         |
| 0x28    | Hardware interrupt level 4 (IRQ4*) |
| 0x29    | Software Interrupt level 4         |
| 0x2a    | Hardware interrupt level 5 (IRQ5*) |
| 0x2b    | Software Interrupt level 5         |
| 0x2c    | Hardware interrupt level 6 (IRQ6*) |
| 0x2d    | Software Interrupt level 6         |
| 0x2e    | Hardware interrupt level 7 (IRQ7*) |
| 0x2f    | Software Interrupt level 7         |
| 0x30    | PCI9060ES LINTO*                   |
| 0x31    | PCI9060ES LSERR*                   |

The function **VecInit** initializes all entries in the interrupt table to reference the unexpected interrupt handler. This ensures that the board will not hang when unexpected interrupts are received. The unexpected interrupt handler saves the state of the processor at the point the interrupt was detected and then calls the **IntrErr** function, which displays the error and restarts the monitor.

The function **ConnectHandler** initializes the entry in the vector table to point to the *Handler* address. The argument *Vector* indicates the vector number to be connected and the argument *Handler* is the address of the function that will handle the interrupts. With this structure, assembly language programming for interrupts is avoided. **ConnectHandler** returns **HANDLERSTRUCT**, which is the existing handler information.

The function **DisConnectHandler** modifies the interrupt table entry associated with *Vector* to use the unexpected interrupt handler. It also de-allocates the memory used for the interrupt wrapper allocated by **ConnectHandler**. Because both **ConnectHandler** and **DisConnectHandler** use the **Malloc** and **Free** facilities, it is necessary for memory management to be initialized.

The function **probe** accesses memory locations that may or may not result in bus error. This function returns TRUE if the location was accessed and FALSE if the access resulted in a bus error. The argument *DirFlag* indicates whether a read (0) or a write (1) should be attempted. The argument *SizeFlag* selects either a byte access (1), a word access (2), or a long access (4). The argument *Address* indicates the address to be accessed, and the argument *Data* is a pointer to the read or write data.

### **Interrupts**

MaskInts()

UnMaskInts()

Description: The functions UnMaskInts and MaskInts are used to enable and disable external interrupts at the processor.

### Status

```
getMSR
setMSR(Data)
clrMSR(Data)
getTBU
getTBL
getDEC
getSRR0
getSRR1
getIC_CST
getDC_CST
getICTRL()
writeICTRL()
```

Description: The functions getMSR, setMSR(Data), and clrMSR return the value of the Machine State register (MSR). **setMSR** and **clrMSR** either set or clear the bits in the MSR. **getTBU** returns the value of the upper 32 bits of the TimeBase register and getTBL is used for the lower 32 bits. Functions getDEC, getSRR0, getSRR1, getIC\_CST and getDC\_CST return the value for the appropriate register.

> getICTRL and writeICTRL read and write the Instruction Control register. This allows user control of the ICTRL register which controls instruction serialization and instruction show cycles.

### STANDARD MONITOR FUNCTIONS

### atoh

```
unsigned long atoh(p)
char *p;
unsigned long atod(p)
char *p;
unsigned long atoo(p)
char *p;
unsigned long atob(p)
char *p;
```

```
unsigned long atoX(p, Base)
char *p;
int Base;
BinToHex(Val)
unsigned long Val;
HexToBin(Val)
unsigned long Val;
FindBitSet(Number)
unsigned long Number;
```

**Description:** These functions are a collection of numeric conversion programs used to convert character strings to numeric values, convert hexadecimal to BCD, BCD to hexadecimal, and to search for bit values.

> The **atoh** function converts an ASCII string to a hex number. The **atod** function converts an ASCII string to a decimal number. The **atoo** function converts an ASCII string to an octal number. The **atob** function converts an ASCII string to a binary number.

> The function **atoX** accepts both the character string *p* and the numeric base *Base* to be used in converting the string. This can be used for numeric bases other than the standard bases 16, 10, 8, and 2.

> The **BinToHex** function converts a binary value to packed nibbles (BCD). The **HexToBin** function converts packed nibbles (BCD) to binary. This function accepts the parameter Val, which is assumed to contain a single hex number of value 0-99.

The **FindBitSet** function searches the *Number* for the first non-zero bit. The bit position of the least significant non-zero bit is returned.

### **BootUp**

```
BootUp (PowerUp)
int PowerUp;
```

**Description:** The **BootUp** function is called immediately after the nonvolatile memory device has been opened and the board has been configured according to the nonvolatile configuration. This function also determines if memory is to be cleared according to the nonvolatile configuration and the flag PowerUp.

> The monitor provides an autoboot feature that allows an application to be loaded from a variety of devices and executed. This function uses the nonvolatile configuration to determine which device to boot from and calls the appropriate bootstrap program. The monitor supports the EPROM, ROM, BUS, and SERIAL autoboot devices, which are not hardwarespecific. The remainder of the devices may or may not be supported by board-specific functions described elsewhere.

Arguments: The flag PowerUp indicates if this function is being called for the first time. If so, memory must be cleared.

See also: StartMon.c, NvMonDefs.h, NVTable.c, "Boot Commands" Section .

### InitFifo

```
InitFifo(FPtr, StartAddr, Length)
struct Fifo *FPtr;
unsigned char *StartAddr;
int Length;
ToFifo(FPtr, c)
struct Fifo *FPtr;
unsigned char c;
FromFifo(FPtr, Ptr)
struct Fifo *FPtr;
unsigned char *Ptr;
```

**Description:** These functions provide the necessary interface to initialize, read, and write a software FIFO. The FIFO is used for buffering serial I/O when using transparent mode, but could be used for a variety of applications. All three functions accept a pointer FPtr as the first argument to a FIFO management structure. This FIFO structure is described briefly below:

```
struct Fifo {
unsigned char *Top;
unsigned char *Bottom;
int Length;
unsigned char *Front;
unsigned char *Rear:
int Count;
} Fifo;
```

The function **InitFifo** initializes the FIFO control structure specified by FPtr to use the unsigned character buffer starting at StartAddr that is of size Length.

The function **ToFifo** writes the byte c to the specified FIFO. This function returns TRUE if there is room in the FIFO (before adding c to the FIFO), or FALSE if the FIFO is full.

The function **FromFifo** reads a byte from the specified FIFO. If a character is available, it is written to the address specified by the pointer Ptr and the function returns TRUE. If no character is available, the function returns FALSE.

### IsLegal

```
IsLegal (Type, Str)
unsigned char Type;
char *Str;
```

**Description:** This function is used to determine if the specified character string *Str* contains legal values to allow the string to be parsed as decimal, hex, uppercase, or lowercase. The function IsLeqal traverses the character string until a NULL is reached. Each character is verified according to the Type argument.

The effects of specifying each type are described below:

Table 8-7: IsLegal Function Types

| Type:   | Value: | Legal Characters:   |
|---------|--------|---------------------|
| DECIMAL | 0x8    | 0 - 9               |
| HEX     | 0x4    | 0 - 9, A - F, a - f |
| UPPER   | 0x2    | A-Z                 |
| LOWER   | 0x1    | a - z               |
| ALPHA   | 0x3    | A - Z, a - z        |

If the character string contains legal characters, this function returns TRUE; otherwise, it returns FALSE. The string equivalent of the character functions isalpha(), isupper(), islower(), and isdigit() can be constructed from this function, which deals with the entire string instead of a single character.

### MemMng

```
void *Malloc(NumBvtes)
unsigned long NumBytes;
void *Calloc(NumElements, Size)
unsigned long NumElements, Size;
Free (MemLoc)
unsigned long *MemLoc;
CFree(Block)
unsigned long *Block;
void *ReAlloc(Block, NumBytes)
char *Block;
unsigned long NumBytes;
MemReset()
MemAdd(MemAddr, MemSize)
unsigned long MemAddr, MemBSize;
MemStats()
```

**Description:** The memory management functions allocate and free memory from a memory pool. The monitor initializes the memory pool to use all on-card memory after the monitor's bss section. If any of the autoboot features are used, the memory pool is not initialized and the application program is required to set up the memory pool for these functions.

> The functions Malloc, Calloc and ReAlloc allocate memory from the memory pool. Each of these functions returns a pointer to the memory requested if the request can be satisfied and NULL if there is not enough memory to satisfy the request. The function Malloc accepts one argument, NumBytes, indicating the number of bytes requested. The function Calloc accepts two arguments, NumElements and Size, indicating a request for a specified number of elements of the specified size. The function **ReAlloc** reallocates a memory block by either

returning the block specified by *Block* to the free pool and allocating a new block of size NumBytes, or by determining that the memory block specified by Block is big enough and returning the same block to be reused.

The functions Free and CFree return blocks of memory that were requested by Malloc, Calloc, or ReAlloc to the free memory pool. The address of the block to be returned is specified by the argument MemLoc, which must be the same value returned by one of the allocation functions. An attempt to return memory that was not acquired by the allocation functions is a fairly reliable way of blowing up a program and should be avoided.

The function MemReset sets the free memory pool to the empty state. This function must be called once for every reset operation and before the memory management facilities can be used. It is also necessary to call this function before every call to MemAdd.

The function **MemAdd** initializes the free memory pool to use the memory starting at MemAddr of size specified by MemSize. This function currently allows for only one contiguous memory pool and must be preceded by a function call to MemReset.

The function **MemStats** monitors memory usage. This function outputs a table showing how much memory is available and how much is used and lost as a result of overhead.

### See also: MemTop, MemBase.

### **NVSupport**

```
SetNvDefaults (Groups, NumGroups)
NVGroupPtr Groups;
int NumGroups;
DispGroup(Group, EditFlag)
NVGroupPtr Group;
unsigned long EditFlag;
NVOp(NVOpCmd, Base, Size, Offset)
unsigned long NVOpCmd, Size, Offset;
unsigned char *Base;
```

Description: The support functions used for displaying, initializing, and modifying the nonvolatile memory data structures can also be used to manage other data structures that may or may not be stored in nonvolatile memory.

> The method used to create a display of a data structure is to create a second structure that contains a description of every field of the first structure. This description is done using the NVGroup structure. Each entry in the NVGroup structure describes a field name, pointer to the field, size of the field, indication of how the field is to be displayed, and the initial value of the field.

> An example data structure is shown below, as well as the NVGroup data structure necessary to describe the data structure. This example might describe the coordinates and depth of a window structure.

```
struct NVExample {
NV_Internal Internal;
unsigned long XPos, YPos;
unsigned short Mag;
} NVEx;

NVField ExFields[] = {
{ "XPos", (char *) &NVEx.XPos, sizeof(NVEx.XPos),
NV_TYPE_DECIMAL, 0, 100, NULL},
{ "YPos", (char *) &NVEx.YPos, sizeof(NVEx.YPos),
NV_TYPE_DECIMAL, 0, 200, NULL},
{ "Depth" (char *) &NVEx.Mag, sizeof(NVEx.Mag),
NV_TYPE_DECIMAL, 0, 4, NULL}
}

NVGroup ExGroups[] = {
{ "Window", sizeof(ExFields)/sizeof(NVField), ExFields }
};
```

If passed a pointer to the ExGroups structure, the function **DispGroup** generates the display shown below. The second parameter *EditFlag* indicates whether to allow changes to the data structure after it is displayed (same as in the **nvdisplay** command).

```
Window Display Configuration
XPos 100
YPos 200
Magnitude 4
```

The **SetNvDefaults** function, when called with a pointer to the ExGroup structure, initializes the data structure to those values specified in the NVGroup structure. The second parameter *NumGroups* indicates the number of groups to be initialized.

The **NVOp** function stores and recovers data structures from nonvolatile memory. The only requirement of the data structure to be stored in nonvolatile memory is that the first field of the structure be NVInternal, which is where all the bookkeeping for the nonvolatile memory section is done. The first parameter *NVOpCmd* indicates the command to be performed. A summary of the commands is shown below:

Table 8-8: NVOp Command

| Command:    | Value: | Description:                          |
|-------------|--------|---------------------------------------|
| NV_OP_FIX   | 0      | Fix nonvolatile section checksum      |
| NV_OP_CLEAR | 1      | Clear nonvolatile section             |
| NV_OP_CK    | 2      | Check if nonvolatile section is valid |
| NV_OP_OPEN  | 3      | Open nonvolatile section              |
| NV_OP_SAVE  | 4      | Save nonvolatile section              |
| NV_OP_CMP   | 5      | Compare nonvolatile section data      |

The second parameter, *Base*, indicates the base address of the data structure to be operated on, and the *Size* parameter indicates the size of the data structure to be operated on. The *Offset* parameter specifies the byte offset in the nonvolatile memory device where the data structure is to be stored. An example of how to initialize, store, and recall the example data structure is shown below.

```
NVOp(NV_OP_CLEAR, &NVEx, sizeof(NVEx), 0);
NVOp(NV_OP_SAVE, &NVEx, sizeof(NVEx), 0);
NVOp(NV_OP_OPEN, &NVEx, sizeof(NVEx), 0);
NVOp(NV_OP_FIX, &NVEx, sizeof(NVEx), 0);
NVOp(NV_OP_SAVE, &NVEx, sizeof(NVEx), 0);
```

The clear, save, and open operations cause the nonvolatile device to be cleared and filled with the NVEx data structure; then the data structure is filled from nonvolatile memory. The fix and save operation are used to modify the nonvolatile device, which updates the internal data structures and then writes them back to the nonvolatile memory device.

If errors are encountered during the check, save, or compare operations, an error message is returned from the function **NVOp**. The error codes are listed below:

Table 8-9: NVOP Error Codes

| Error:       | Number: | Description:                                  |
|--------------|---------|-----------------------------------------------|
| NVE_NONE     | 0       | No errors                                     |
| NVE_OVERFLOW | 1       | Nonvolatile device write count exceeded       |
| NVE_MAGIC    | 2       | Bad magic number read from nonvolatile device |
| NVE_CKSUM    | 3       | Bad checksum read from nonvolatile device     |
| NVE_STORE    | 4       | Write to nonvolatile device failed            |
| NVE_CMD      | 5       | Unknown operation requested                   |
| NVE_CMP      | 6       | Data does not compare to nonvolatile device   |

See also: NVFields.h.

### Seed

```
Seed(Value)
unsigned long Value;
```

**Description:** The **Seed** function sets the initial value for the random number generator command **rand**.

### Serial

```
char get_c()
char get_d()
put_c(char ch)
put_d(char ch)
baud_c(Baud)
```

```
int Baud:
baud_d (Baud)
int Baud:
tx_empty(void)
```

**Description:** The serial support functions defined here provide the ability to read, write, and poll the monitor's serial devices. The monitor initializes and controls two serial devices: the console to provide the user interface and the modem (also known as "download" or "remote" device) to connect to a development system. Each console function has a complement function that performs the same operation on the modem device. The modem device functions are prefixed with the letter 'R' for remote. Each serial port is configured at reset according to the nonvolatile memory configuration.

> The functions **get\_c** and **get\_d** read characters from the console and modem devices. When called, these functions do not return until a character has been received from the serial port. The character read is returned to the calling function.

The functions **put\_c** and **put\_d** write the character c from the console and modem devices. When called, these functions do not return until a character has been accepted by the serial port.

The functions **baud\_c** and **baud\_d** modify the console and modem device baud rates. The argument Baud specifies the new baud rate to use for the port. Because these functions accept any baud rate, care must be taken to request only those baud rates supported by the terminal or host system.

The function  $\mathbf{tx}$  empty checks if the transmitter is available for sending a character. If the transmitter is available, TRUE is returned; otherwise, FALSE is returned.

### See also: getchar, putchar, KBHit, ChangeBaud.

```
Strings
CmpStr(Str1, Str2)
char *Str1, *Str2;
StrCmp(Str1, Str2)
char *Str1, *Str2;
StrCpy(Dest, Source)
char *Dest, *Source;
StrLen(Str)
char *Str;
StrCat(DestStr, SrcStr)
char *DestStr, *SrcStr;
```

**Description:** These functions provide the basic string manipulation functions necessary to compare, copy, concatenate, and determine the length of strings.

The function CmpStr compares the two null terminated strings pointed to by Str1 and Str2. If they are equal, it returns TRUE; otherwise, it returns FALSE. Note that this version does not act the same as the UNIX® **strcmp** function. **CmpStr** is non-case-sensitive and only matches characters up to the length of Str1. This is useful for pattern matching and other functions.

The function **StrCmp** compares the two null terminated strings pointed to by *Str1* and *Str2*. If they are equal, it returns TRUE; otherwise, it returns FALSE. Note that this version acts the same as the UNIX strcmp function.

The function **StrCpy** copies the null terminated string *Source* into the string specified by Dest. There are no checks to verify that the string is large enough or is null terminated. The only limit is the monitor-defined constant MAXLN (80), which is the largest allowed string length the monitor supports. The length of the string is returned to the calling function.

The function **StrLen** determines the length of the null terminated string *Str* and returns the length. If the length exceeds the monitor defined limit MAXLN, the function returns MAXLN.

The function **StrCat** concatenates the string *SrcStr* onto the end of the string *DestStr*.

### **TestSuite**

```
TestSuite(BaseAddr, TopAddr, TSPass)
unsigned long BaseAddr, TopAddr;
int TSPass;
ByteAddrTest(BaseAddr, TopAddr)
unsigned char *BaseAddr, *TopAddr;
WordAddrTest(BaseAddr, TopAddr)
unsigned short *BaseAddr, *TopAddr;
LongAddrTest(BaseAddr, TopAddr)
unsigned long *BaseAddr, *TopAddr;
RotTest(BaseAddr, TopAddr)
unsigned long *BaseAddr, *TopAddr;
PingPongAddrTest(BaseAddr, TopAddr)
unsigned long BaseAddr, TopAddr;
Interact (Mod, StartAddr, EndAddr)
int Mod:
unsigned char *StartAddr, *EndAddr;
```

**Description:** The function **TestSuite** and the memory tests which make up this function verify a memory interface. Each of these functions accepts two arguments BaseAddr and TopAddr which describe the memory region to be tested. The argument TSPass defines the number of passes to perform. Each test and the intended goals of the test are described briefly below.

The function **ByteAddrTest** performs a byte-oriented test of the specified memory region. Each location is tested by writing the lowest byte of the location address through the entire memory region and verifying each location.

The function WordAddrTest performs a word-oriented test of the specified memory region. Each location is tested by writing the lowest word of the location address through the entire memory region and verifying each location.

The function **LongAddrTest** performs a long-oriented test of the specified memory region. Each location is tested by writing the location address through the entire memory region and verifying each location.

The function **RotTest** performs a long word-oriented test of the specified memory region. Each memory location is tested by rotating a single bit through the long-word location.

The function **PingPongAddrTest** is used to test the reliability of memory accesses in an environment where the data addresses are varying widely. The intention is to cause the address buffers and multiplexors to change dramatically.

The function **Interact** is used to test byte interaction in the memory region specified by StartAddr and EndAddr. The main goal of this test is to check for mirrors in memory. This is accomplished by testing the interaction between bytes at different points in memory.

### xprintf

```
xprintf(CtrlStr, Arg0, Arg1 ... ArgN)
char *CtrlStr;
unsigned long Arg0, Arg1, ... ArgN;
xsprintf(Buffer, CtrlStr, Arg0, Arg1 ... ArgN)
char *Buffer, *CtrlStr;
unsigned long Arg0, Arg1, ... ArgN;
```

**Description:** This function serves as a System V UNIX®-compatible **printf()** without floating point. It implements all features of %d, %o, %u, %x, %X, %c, and %s. An additional control statement has been added to allow printing of binary values (%b).

> The **xprintf** and **xsprintf** functions format an argument list according to a control string *Ctrl*-Str. The function **xprintf** prints the parsed control string to the console, while the function **xsprintf** writes the characters to the *Buffer*. The control string format is a string that contains plain characters to be processed as is, and special characters that are used to indicate the format of the next argument in the argument list. There must be at least as many arguments as special characters, or the function may act unreliably.

> Special character sequences are started with the character %. The characters after the % can provide information about left or right adjustment, blank and zero padding, argument conversion type, precision, and more things too numerous to list.

If detailed information on the argument formats and argument modifiers is required, see your local C programmer's manual for details. Not all of the argument formats are supported. The supported formats are %d, %o, %u, %x, %X, %c, and %s.

# Acronyms

**ASCII** American Standard Code for Information Interchange

**CPU** Central Processing Unit

**CSA** Canadian Standards Association **DRAM** Dynamic Random Access Memory

**EC** European Community

**EEPROM** Electrically Erasable Programmable Read-Only Memory

EIA Electronic Industries Alliance
EMC Electromagnetic Compatibility

**ESD** Electrostatic Discharge

**ETSI** European Telecommunications Standards Institute

FCC Federal Communications Commission

**FDL** Facility Data Link

HDLC High-level Data Link Control I<sup>2</sup>C Inter-integrated Circuit

**IEC** International Electrotechnical Commission

Joint Test Action Group
LED Light-emitting Diode

MAC Medium/media Access Control/controller

MDI Management Data Interface

**NVRAM** Non Volatile RAM **PCB** Printed Circuit Board

**PCI** Peripheral Component Interconnect

**PLD** Programmable Logic Device

PMC PCI Mezzanine Card

RISC Reduced Instruction Set Computer
RMA Return Merchandise Authorization

ROM Read-Only Memory
TBD To Be Determined
TDM Time Division Multiplexor

**UART** Universal Asynchronous Receiver/transmitter

**UL** Underwriters Laboratories

**USB** Universal Serial Bus

# **Acronyms:** (continued)

# Index

| A                                     | baud rate generator 5-6                  | dual-port RAM 5-3                   |
|---------------------------------------|------------------------------------------|-------------------------------------|
| abbreviations for monitor commands .  | interrupt handling5-3                    |                                     |
| 8-6, 8-7                              | register initialization5-2               | E                                   |
| acronyms                              | RISC controller                          | E1 (DS2153Q)                        |
| ADDRESS and DATA signals, PCI7-10     | compliance1-4                            | initialization 6-1                  |
| air flow rate                         | component map                            | line impedance                      |
| ambiguous command, monitor 8-29       | bottom2-3                                | overview1-1                         |
| arithmetic commands8-27               | top2-2                                   | TDM interface 6-1                   |
| autoboot cancellation8-29             | Compu-Shield6-9                          | EEPROM 4-1                          |
|                                       | connectors                               | memory map 4-2                      |
| В                                     | Compu-Shield6-9                          | nonvolatile memory commands         |
| <del>-</del>                          | overview2-4                              | 8-13                                |
| base address registers, PCI 7-2, 7-4, | P1 and P2 6-8                            | PCI bridge initialization 7-3       |
| 7-5                                   | RJ-45 jack 6-9                           | EEPROM control register 7-4         |
| baud rate generator control (BRGC)    | Console monitor group 8-2                | EIA-232. See serial I/O             |
| register                              | contents, table of ii-v                  | end-of-file record8-22              |
| binary download format 8-19           | conventional interrupt register 1-4, 3-4 | EPROM, booting application programs |
| block diagram, general 1-1            | counters, decrementer3-5                 | 8-8                                 |
| board                                 | CPU 5.1                                  | equipment for setup 2-5             |
| product ID                            | CPM                                      | errors, parity7-11                  |
| serial number                         | DRAM controller4-2                       | ESC key 8-5                         |
| board configuration register4-3       | exception handling3-3                    | ESD prevention2-1                   |
| boot commands 8-7                     | IDMA channels 5-4                        | examples                            |
| boot device configuration, monitor    | overview1-1                              | hex-Intel file 8-23                 |
| 8-15                                  | parallel ports                           | S-record file 8-26                  |
| booting applications                  | SDMA channels5-4                         | exception handling 3-3              |
| from EPROM 8-8                        | SMC 5-5                                  | extended address record8-21         |
| from ROM 8-9                          | TSA5-5                                   |                                     |
| from serial port8-9                   | customer support. See technical          | F                                   |
| BootParams monitor group .8-2, 8-15   | support.                                 |                                     |
| BootUp8-37                            | cycle frame signal, PCI7-10              | facility data link (FDL) 6-5        |
| bridge, PCI                           | 5                                        | features, general                   |
| burst cycles                          | D                                        | figures, list of                    |
| bus (PCI)                             | data count records. See S5-records       | flags for monitor commands 8-10     |
| command signals7-10                   | data record 8-22                         | flash                               |
| BUSMODE1*-4* signals, PCI7-10         | deadlocked cycle, PCI                    | overview1-1                         |
| byte enable signals, PCI7-10          | debugging applications, monitor. 8-17    | free memory 8-39                    |
|                                       | decrementer counter 3-5                  | front panel I/O cable assembly 2-5  |
|                                       | device ID                                | front panel, TDM ports 2-1          |
| Cache monitor group 8-2               | device select signal, PCI 7-10           | function reference 8-29             |
| caution statements                    | diagnostics, power-up 8-4                |                                     |
| line cord size 6-9                    | DMA transfers5-2                         | G                                   |
| nvinit command 8-14                   | download                                 | general purpose timers 5-4          |
| checksum, S-records8-24               | configuring the port 8-20                | grant signal, PCI                   |
| circuit board dimensions2-1           | from monitor 8-18                        | grounding 2-1                       |
| clock signal, PCI7-10                 | Download monitor group8-2                | group                               |
| command reference 8-6, 8-7            | DRAM                                     | BootParams 8-2                      |
| command-line history, editor 8-5      | memory size and type4-3                  | Cache 8-2                           |
| communications processor module       | memory type 4-3                          | Console and Download 8-2            |
| (CPM)                                 | MPC860 controller 4-2                    | HardwareConfig8-3                   |

| Manufacturing8-3                   | M                                            | nvopen            | 8-14      |
|------------------------------------|----------------------------------------------|-------------------|-----------|
| Misc8-2, 8-17                      | management data interface (MDI). 6-7         | nvset             | 8-15      |
|                                    | Manufacturing monitor group 8-3              | nvupdate          | 8-9, 8-15 |
| H                                  | mean time between failures (MTBF) 1-4        | rand              | 8-28      |
|                                    |                                              | readmem           |           |
| HardwareConfig monitor group 8-3   | memory initializing from the monitor8-6, 8-7 | setmem            | 8-12      |
| HDLC5-4<br>hex-Intel               | management8-39                               | sub               | 8-28      |
|                                    | monitor commands 8-10                        | swapmem           |           |
| file example8-23                   | type                                         | testmem           | 8-12      |
| records 8-18, 8-21                 | memory controller                            | transmode         | 8-20      |
|                                    |                                              | um                | 8-12      |
|                                    | memory map                                   | writemem          | 8-12      |
| IDMA channels 5-4                  | memory test error 8-29                       | writestr          | 8-13      |
| initialization                     | •                                            | monitor function  | 8-37      |
| device select signal, PCI7-10      | Misc monitor group8-2, 8-17 monitor          | atob              | 8-36      |
| error, nonvolatile memory 8-28     |                                              | atod              | 8-36      |
| of board to defaults8-31           | command syntax 8-6, 8-7                      | atoh              | 8-36      |
| of CPM registers 5-2               | command-line history 8-5 EEPROM 8-13         | atoo              | 8-36      |
| of memory from the monitor 8-7     | flags 8-10                                   | atoX              | 8-37      |
| of memory, monitor8-6              |                                              | baud_c            | 8-42      |
| of nonvolatile memory 8-14         | NVRAM configuration defaults 8-2             | baud_d            | 8-43      |
| of PCI9060ES7-3                    | operation 8-1<br>power-up/reset sequence 8-1 | BinToHex          | 8-37      |
| initiator ready signal, PCI7-10    |                                              | ByteAddrTest      |           |
| installation of the board 2-5      | start-up display8-4 version number2-7        | Ćalloc            | 8-39      |
| INTA*7-4, 7-10                     | monitor command                              | CFree             | 8-39      |
| INTB*7-10                          | add 8-27                                     | ChangeBaud,       | 8-30      |
| INTC*7-10                          | bootbus 8-7                                  | char get_c        | 8-42      |
| INTD*7-10                          |                                              | char get_d        | 8-42      |
| internal interrupt sources 3-4     | booteprom8-8<br>bootrom8-9                   | clrMSR            |           |
| interrupt vector register 1-4, 3-4 | bootserial 8-9                               | CmpStr            | 8-43      |
| interrupt vectors 8-34             | cachetest 8-18                               | ConfigCaches      | 8-31      |
| interrupts                         | call8-19                                     | ConfigSerDevs,    | 8-30      |
| CPM5-3                             | checksummem8-19                              | ConnectHandler    | 8-34      |
| PMC/PCI                            | clearmem 8-10                                | disable_dcache    | 8-33      |
| IRQ7*3-4                           | cmpmem 8-10                                  | disable_icache    | 8-33      |
|                                    | configboard 8-27                             | DisConnectHandler | 8-34      |
| K                                  | configboard,8-13                             | DispGroup         | 8-40      |
|                                    | copymem 8-11                                 | EEPROMAcc         | 8-30      |
| keys<br>ESC 8-5                    | displaymem 8-11                              | enable_dcache     | 8-33      |
| H8-5                               | div8-27                                      | enable_icache     | 8-33      |
| j8-5                               | download 8-19                                | FindBitSet        | 8-37      |
| Jo-5                               | eepromtest8-18                               | Free              | 8-39      |
|                                    | fillmem8-11                                  | FromFifo          |           |
| L                                  | findmem8-11                                  | getchar           |           |
| LINTo*3-4                          | findnotmem8-11                               | getDC_CST         | 8-36      |
| LoadAddress field, monitor8-7      | findstr8-11                                  | getDEC            |           |
| local bus speed 4-3                | help8-10                                     | getIC_CST         | 8-36      |
| LOCK signal, PCI7-11               | memtest8-18                                  | getICTRL          | 8-36      |
| LSERR* 3-4                         | mul8-18                                      | getMSR            |           |
|                                    | nvdisplay                                    | getSRR0           |           |
|                                    | nvinit8-14                                   | getSRR1           |           |
|                                    |                                              | getTBL            | 8-36      |

PmT1 and PmE1 User's Manual 10002367-02

# **Index** (continued)

| getTBU                | xsprintf 8-45                           | overview 1-1                        |
|-----------------------|-----------------------------------------|-------------------------------------|
| HexToBin              | ·                                       | read cycle access time 4-3          |
| InitBoard8-31         | N                                       | receive clock (RCLK) 6-3            |
| InitFifo8-38          | ••                                      | receive link (RLINK) 6-6            |
| Interact 8-44         | non-burst cycles                        | receive link clock (RLCLK) 6-6      |
| invalidate_dcache8-33 | notation conventions 1-6                | receive serial (RSER) 6-4           |
| invalidate_icache8-33 | number bases for monitor arguments .    | receive sync (RSYNC) 6-4            |
| IsLegal8-38           | 8-6, 8-7                                | references and manuals 1-6          |
| IsPowerUp8-31         | numeric format 8-6, 8-7                 | register map for PCI9060ES 7-1      |
| KBHit8-31             | NVRAM default monitor configuration     | register monitor commands 8-10      |
| LongAddrTest8-44      | 8-2                                     | registers                           |
| Malloc8-39            |                                         | BCR4-3                              |
| MaskInts              | P                                       | BRGC 5-6                            |
| MemAdd8-39            | P11/P12 signal descriptions 7-10        | local configuration 7-1             |
| MemBase 8-31          | parity error signal, PCI7-11            | PCI configuration 7-1               |
| MemReset8-39          | PASS/FAIL power-up diagnostic flags     | shared runtime                      |
| MemStats 8-39         | 8-17                                    | SICR                                |
| MemTop8-31            | PCI9060ES. See PMC/PCI                  | SIMODE                              |
| NvHkOffset8-32        | PLX Mailbox 0 power-up diagnostic flags | regulatory certifications 1-4       |
| NvMonAddr8-32         | 8-17                                    | request signal, PCI                 |
| NvMonOffset8-32       | PMC/PCI                                 | reset                               |
| NvMonSize 8-32        | bandwidth7-8                            | monitor sequence 8-1                |
| NVOp8-40              | base address registers 7-2, 7-4, 7-5    | PCI signal                          |
| NVRamAcc 8-32         | bus interface                           | returning boards 2-8                |
| PingPongAddrTest 8-44 | deadlocked cycle                        | RISC controller 5-2                 |
| probe8-34             | direct slave cycles                     | RJ-45 jack 6-9                      |
| put_c8-34             | EEPROM control register 7-4             | RoHS                                |
| put_d8-42             | initialization                          | K01131-C                            |
| putchar               |                                         | C                                   |
| ReAlloc 8-39          | interrupts                              | 5                                   |
| RKBHit8-31            | overview1-1, 7-1                        | S0-records 8-24                     |
| RotTest8-44           |                                         | S1-S3 data records 8-25             |
| RTxMT8-31             | PCI bridge                              | S5 data records8-25                 |
| Seed8-42              | phantom read7-7                         | S7-S9 termination and start address |
| setMSR8-36            | register map                            | records 8-26                        |
| SetNotPowerUp8-31     | retry timers                            | screen messages 8-28                |
| SetNvDefaults8-40     | power requirements2-6 power-up          | SDMA channels 5-4                   |
| SetUnExpIntFunct8-33  | errors 8-29                             | serial and version numbers 2-7      |
| StrCat8-43            |                                         | serial I/O                          |
| StrCmp                | monitor sequence                        | baud rate 5-6                       |
| StrCpy8-43            | power-up diagnostics8-4                 | control from the monitor8-43        |
| StrLen                | test commands8-17                       | overview1-1                         |
|                       | product ID2-7                           | protocols 5-4                       |
| TestSuite8-44         | product repair                          | reference manuals 1-7               |
| time_delay            | protection circuitry 6-1, 6-4           | serial management controller (SMC)  |
| ToFifo                | protocols HDLC5-4                       | 5-5                                 |
| tx_empty8-43          |                                         | serial number 2-7                   |
| TxMT8-31              | UART5-4                                 | SERR*7-11                           |
| UnMaskInts8-35        | 5                                       | setup requirements 2-5              |
| Veclnit8-33           | R                                       | SICR register 5-6                   |
| WordAddrTest8-44      | RAM                                     | SIMODE register 5-6                 |
| writelCTRL8-36        | dual port5-3                            | specifications                      |
|                       |                                         |                                     |

# Index (continued)

| environmental     | TDM interface | UL certifications |
|-------------------|---------------|-------------------|
| T1 (DS2151Q)  FDL | U UART        |                   |

# Notes



